blob: e1ca6a5732d27891573cbc2f2a72b3da3ffe81a4 [file] [log] [blame]
Thomas Gleixner9c92ab62019-05-29 07:17:56 -07001// SPDX-License-Identifier: GPL-2.0-only
John Linnb85a3ef2011-06-20 11:47:27 -06002/*
3 * This file contains common code that is intended to be used across
4 * boards so that it's not replicated.
5 *
6 * Copyright (C) 2011 Xilinx
John Linnb85a3ef2011-06-20 11:47:27 -06007 */
8
9#include <linux/init.h>
Stephen Boyd62e59c42019-04-18 15:20:22 -070010#include <linux/io.h>
John Linnb85a3ef2011-06-20 11:47:27 -060011#include <linux/kernel.h>
12#include <linux/cpumask.h>
13#include <linux/platform_device.h>
14#include <linux/clk.h>
Josh Cartwright0f586fb2012-11-08 12:04:26 -060015#include <linux/clk/zynq.h>
Michal Simeke9329002013-03-20 10:15:28 +010016#include <linux/clocksource.h>
Josh Cartwright0f586fb2012-11-08 12:04:26 -060017#include <linux/of_address.h>
Geert Uytterhoeven1a1a9fa2020-02-12 11:08:30 +010018#include <linux/of_clk.h>
John Linnb85a3ef2011-06-20 11:47:27 -060019#include <linux/of_irq.h>
20#include <linux/of_platform.h>
Arnd Bergmann3d64b442011-07-07 11:35:20 +000021#include <linux/of.h>
Michal Simek46f5b962014-01-31 12:55:06 +010022#include <linux/memblock.h>
Soren Brinkmann9f4f5d22013-10-31 09:10:18 -070023#include <linux/irqchip.h>
24#include <linux/irqchip/arm-gic.h>
Michal Simek00f7dc62013-07-31 09:19:59 +020025#include <linux/slab.h>
26#include <linux/sys_soc.h>
Mike Rapoport65fddcf2020-06-08 21:32:42 -070027#include <linux/pgtable.h>
John Linnb85a3ef2011-06-20 11:47:27 -060028
Arnd Bergmann3d64b442011-07-07 11:35:20 +000029#include <asm/mach/arch.h>
John Linnb85a3ef2011-06-20 11:47:27 -060030#include <asm/mach/map.h>
Josh Cartwright03e07592012-10-31 11:11:59 -060031#include <asm/mach/time.h>
Arnd Bergmann3d64b442011-07-07 11:35:20 +000032#include <asm/mach-types.h>
John Linnb85a3ef2011-06-20 11:47:27 -060033#include <asm/page.h>
Michal Simek732078c2013-03-20 11:11:43 +010034#include <asm/smp_scu.h>
Michal Simek00f7dc62013-07-31 09:19:59 +020035#include <asm/system_info.h>
John Linnb85a3ef2011-06-20 11:47:27 -060036#include <asm/hardware/cache-l2x0.h>
37
John Linnb85a3ef2011-06-20 11:47:27 -060038#include "common.h"
39
Michal Simek00f7dc62013-07-31 09:19:59 +020040#define ZYNQ_DEVCFG_MCTRL 0x80
41#define ZYNQ_DEVCFG_PS_VERSION_SHIFT 28
42#define ZYNQ_DEVCFG_PS_VERSION_MASK 0xF
43
Michal Simek732078c2013-03-20 11:11:43 +010044void __iomem *zynq_scu_base;
45
Michal Simek46f5b962014-01-31 12:55:06 +010046/**
47 * zynq_memory_init - Initialize special memory
48 *
49 * We need to stop things allocating the low memory as DMA can't work in
50 * the 1st 512K of memory.
51 */
52static void __init zynq_memory_init(void)
53{
54 if (!__pa(PAGE_OFFSET))
Kyle Roeschley7a3cc2a2016-10-31 11:26:17 -050055 memblock_reserve(__pa(PAGE_OFFSET), 0x80000);
Michal Simek46f5b962014-01-31 12:55:06 +010056}
57
Daniel Lezcano3e8ceca2013-09-21 18:41:02 +020058static struct platform_device zynq_cpuidle_device = {
59 .name = "cpuidle-zynq",
60};
61
John Linnb85a3ef2011-06-20 11:47:27 -060062/**
Michal Simek00f7dc62013-07-31 09:19:59 +020063 * zynq_get_revision - Get Zynq silicon revision
64 *
65 * Return: Silicon version or -1 otherwise
66 */
67static int __init zynq_get_revision(void)
68{
69 struct device_node *np;
70 void __iomem *zynq_devcfg_base;
71 u32 revision;
72
73 np = of_find_compatible_node(NULL, NULL, "xlnx,zynq-devcfg-1.0");
74 if (!np) {
75 pr_err("%s: no devcfg node found\n", __func__);
76 return -1;
77 }
78
79 zynq_devcfg_base = of_iomap(np, 0);
80 if (!zynq_devcfg_base) {
81 pr_err("%s: Unable to map I/O memory\n", __func__);
82 return -1;
83 }
84
85 revision = readl(zynq_devcfg_base + ZYNQ_DEVCFG_MCTRL);
86 revision >>= ZYNQ_DEVCFG_PS_VERSION_SHIFT;
87 revision &= ZYNQ_DEVCFG_PS_VERSION_MASK;
88
89 iounmap(zynq_devcfg_base);
90
91 return revision;
92}
93
Soren Brinkmannae88b85e2014-09-02 14:19:06 -070094static void __init zynq_init_late(void)
95{
96 zynq_core_pm_init();
Soren Brinkmann0beb2bd2014-09-02 14:19:09 -070097 zynq_pm_late_init();
Soren Brinkmannae88b85e2014-09-02 14:19:06 -070098}
99
Michal Simek00f7dc62013-07-31 09:19:59 +0200100/**
Michal Simek889faa82013-03-27 13:07:00 +0100101 * zynq_init_machine - System specific initialization, intended to be
102 * called from board specific initialization.
John Linnb85a3ef2011-06-20 11:47:27 -0600103 */
Michal Simek889faa82013-03-27 13:07:00 +0100104static void __init zynq_init_machine(void)
John Linnb85a3ef2011-06-20 11:47:27 -0600105{
Michal Simek00f7dc62013-07-31 09:19:59 +0200106 struct soc_device_attribute *soc_dev_attr;
107 struct soc_device *soc_dev;
108 struct device *parent = NULL;
Soren Brinkmanncd325292014-02-19 15:14:44 -0800109
Michal Simek00f7dc62013-07-31 09:19:59 +0200110 soc_dev_attr = kzalloc(sizeof(*soc_dev_attr), GFP_KERNEL);
111 if (!soc_dev_attr)
112 goto out;
113
114 system_rev = zynq_get_revision();
115
116 soc_dev_attr->family = kasprintf(GFP_KERNEL, "Xilinx Zynq");
117 soc_dev_attr->revision = kasprintf(GFP_KERNEL, "0x%x", system_rev);
118 soc_dev_attr->soc_id = kasprintf(GFP_KERNEL, "0x%x",
119 zynq_slcr_get_device_id());
120
121 soc_dev = soc_device_register(soc_dev_attr);
122 if (IS_ERR(soc_dev)) {
123 kfree(soc_dev_attr->family);
124 kfree(soc_dev_attr->revision);
125 kfree(soc_dev_attr->soc_id);
126 kfree(soc_dev_attr);
127 goto out;
128 }
129
130 parent = soc_device_to_device(soc_dev);
131
132out:
133 /*
134 * Finished with the static registrations now; fill in the missing
135 * devices
136 */
Kefeng Wang435ebcb2016-06-01 14:53:05 +0800137 of_platform_default_populate(NULL, NULL, parent);
Daniel Lezcano3e8ceca2013-09-21 18:41:02 +0200138
139 platform_device_register(&zynq_cpuidle_device);
John Linnb85a3ef2011-06-20 11:47:27 -0600140}
141
Michal Simek889faa82013-03-27 13:07:00 +0100142static void __init zynq_timer_init(void)
Josh Cartwright03e07592012-10-31 11:11:59 -0600143{
Michal Simekb0504e32013-11-18 16:48:19 +0100144 zynq_clock_init();
Michal Simek4a32c742014-02-05 15:41:51 +0100145 of_clk_init(NULL);
Daniel Lezcanoba5d08c2017-05-26 17:40:46 +0200146 timer_probe();
Josh Cartwright03e07592012-10-31 11:11:59 -0600147}
148
Michal Simek732078c2013-03-20 11:11:43 +0100149static struct map_desc zynq_cortex_a9_scu_map __initdata = {
150 .length = SZ_256,
151 .type = MT_DEVICE,
152};
153
154static void __init zynq_scu_map_io(void)
155{
156 unsigned long base;
157
158 base = scu_a9_get_base();
159 zynq_cortex_a9_scu_map.pfn = __phys_to_pfn(base);
160 /* Expected address is in vmalloc area that's why simple assign here */
161 zynq_cortex_a9_scu_map.virtual = base;
162 iotable_init(&zynq_cortex_a9_scu_map, 1);
163 zynq_scu_base = (void __iomem *)base;
164 BUG_ON(!zynq_scu_base);
165}
166
John Linnb85a3ef2011-06-20 11:47:27 -0600167/**
Michal Simek889faa82013-03-27 13:07:00 +0100168 * zynq_map_io - Create memory mappings needed for early I/O.
John Linnb85a3ef2011-06-20 11:47:27 -0600169 */
Michal Simek889faa82013-03-27 13:07:00 +0100170static void __init zynq_map_io(void)
John Linnb85a3ef2011-06-20 11:47:27 -0600171{
Josh Cartwright385f02b2012-11-19 10:16:01 -0600172 debug_ll_io_init();
Michal Simek732078c2013-03-20 11:11:43 +0100173 zynq_scu_map_io();
John Linnb85a3ef2011-06-20 11:47:27 -0600174}
Arnd Bergmann3d64b442011-07-07 11:35:20 +0000175
Soren Brinkmann9f4f5d22013-10-31 09:10:18 -0700176static void __init zynq_irq_init(void)
177{
Josh Cartwright93881872016-02-02 20:30:48 -0600178 zynq_early_slcr_init();
Soren Brinkmann9f4f5d22013-10-31 09:10:18 -0700179 irqchip_init();
180}
181
Michal Simek889faa82013-03-27 13:07:00 +0100182static const char * const zynq_dt_match[] = {
Josh Cartwrighte06f1a92012-10-31 12:24:48 -0600183 "xlnx,zynq-7000",
Arnd Bergmann3d64b442011-07-07 11:35:20 +0000184 NULL
185};
186
Arnd Bergmann514a5902013-06-13 14:13:37 +0200187DT_MACHINE_START(XILINX_EP107, "Xilinx Zynq Platform")
Russell Kingdcf9c7f2014-04-28 15:31:11 +0100188 /* 64KB way size, 8-way associativity, parity disabled */
Thomas Betker6632d4f2015-05-12 08:22:01 +0200189 .l2c_aux_val = 0x00400000,
190 .l2c_aux_mask = 0xffbfffff,
Michal Simekaa7eb2b2013-03-20 13:50:12 +0100191 .smp = smp_ops(zynq_smp_ops),
Michal Simek889faa82013-03-27 13:07:00 +0100192 .map_io = zynq_map_io,
Soren Brinkmann9f4f5d22013-10-31 09:10:18 -0700193 .init_irq = zynq_irq_init,
Michal Simek889faa82013-03-27 13:07:00 +0100194 .init_machine = zynq_init_machine,
Soren Brinkmannae88b85e2014-09-02 14:19:06 -0700195 .init_late = zynq_init_late,
Michal Simek889faa82013-03-27 13:07:00 +0100196 .init_time = zynq_timer_init,
197 .dt_compat = zynq_dt_match,
Michal Simek46f5b962014-01-31 12:55:06 +0100198 .reserve = zynq_memory_init,
Arnd Bergmann3d64b442011-07-07 11:35:20 +0000199MACHINE_END