blob: 082e038e67f8aeebd8a9f96d0fe24d73e2d28d47 [file] [log] [blame]
Carlo Caioneff7693d2014-08-17 12:49:49 +02001/*
2 * Based on meson_uart.c, by AMLOGIC, INC.
3 *
4 * Copyright (C) 2014 Carlo Caione <carlo@caione.org>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 */
16
17#include <linux/clk.h>
18#include <linux/console.h>
19#include <linux/delay.h>
20#include <linux/init.h>
21#include <linux/io.h>
22#include <linux/module.h>
23#include <linux/kernel.h>
24#include <linux/of.h>
25#include <linux/platform_device.h>
26#include <linux/serial.h>
27#include <linux/serial_core.h>
28#include <linux/tty.h>
29#include <linux/tty_flip.h>
30
31/* Register offsets */
32#define AML_UART_WFIFO 0x00
33#define AML_UART_RFIFO 0x04
34#define AML_UART_CONTROL 0x08
35#define AML_UART_STATUS 0x0c
36#define AML_UART_MISC 0x10
37#define AML_UART_REG5 0x14
38
39/* AML_UART_CONTROL bits */
40#define AML_UART_TX_EN BIT(12)
41#define AML_UART_RX_EN BIT(13)
42#define AML_UART_TX_RST BIT(22)
43#define AML_UART_RX_RST BIT(23)
44#define AML_UART_CLR_ERR BIT(24)
45#define AML_UART_RX_INT_EN BIT(27)
46#define AML_UART_TX_INT_EN BIT(28)
47#define AML_UART_DATA_LEN_MASK (0x03 << 20)
48#define AML_UART_DATA_LEN_8BIT (0x00 << 20)
49#define AML_UART_DATA_LEN_7BIT (0x01 << 20)
50#define AML_UART_DATA_LEN_6BIT (0x02 << 20)
51#define AML_UART_DATA_LEN_5BIT (0x03 << 20)
52
53/* AML_UART_STATUS bits */
54#define AML_UART_PARITY_ERR BIT(16)
55#define AML_UART_FRAME_ERR BIT(17)
56#define AML_UART_TX_FIFO_WERR BIT(18)
57#define AML_UART_RX_EMPTY BIT(20)
58#define AML_UART_TX_FULL BIT(21)
59#define AML_UART_TX_EMPTY BIT(22)
Ben Dooks88679732015-11-18 14:41:13 +000060#define AML_UART_XMIT_BUSY BIT(25)
Carlo Caioneff7693d2014-08-17 12:49:49 +020061#define AML_UART_ERR (AML_UART_PARITY_ERR | \
62 AML_UART_FRAME_ERR | \
63 AML_UART_TX_FIFO_WERR)
64
65/* AML_UART_CONTROL bits */
66#define AML_UART_TWO_WIRE_EN BIT(15)
67#define AML_UART_PARITY_TYPE BIT(18)
68#define AML_UART_PARITY_EN BIT(19)
69#define AML_UART_CLEAR_ERR BIT(24)
70#define AML_UART_STOP_BIN_LEN_MASK (0x03 << 16)
71#define AML_UART_STOP_BIN_1SB (0x00 << 16)
72#define AML_UART_STOP_BIN_2SB (0x01 << 16)
73
74/* AML_UART_MISC bits */
75#define AML_UART_XMIT_IRQ(c) (((c) & 0xff) << 8)
76#define AML_UART_RECV_IRQ(c) ((c) & 0xff)
77
78/* AML_UART_REG5 bits */
79#define AML_UART_BAUD_MASK 0x7fffff
80#define AML_UART_BAUD_USE BIT(23)
Andreas Färber146f3802016-02-08 13:49:42 +010081#define AML_UART_BAUD_XTAL BIT(24)
Carlo Caioneff7693d2014-08-17 12:49:49 +020082
83#define AML_UART_PORT_NUM 6
84#define AML_UART_DEV_NAME "ttyAML"
85
86
87static struct uart_driver meson_uart_driver;
88
89static struct uart_port *meson_ports[AML_UART_PORT_NUM];
90
91static void meson_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
92{
93}
94
95static unsigned int meson_uart_get_mctrl(struct uart_port *port)
96{
97 return TIOCM_CTS;
98}
99
100static unsigned int meson_uart_tx_empty(struct uart_port *port)
101{
102 u32 val;
103
104 val = readl(port->membase + AML_UART_STATUS);
Ben Dooks88679732015-11-18 14:41:13 +0000105 val &= (AML_UART_TX_EMPTY | AML_UART_XMIT_BUSY);
106 return (val == AML_UART_TX_EMPTY) ? TIOCSER_TEMT : 0;
Carlo Caioneff7693d2014-08-17 12:49:49 +0200107}
108
109static void meson_uart_stop_tx(struct uart_port *port)
110{
111 u32 val;
112
113 val = readl(port->membase + AML_UART_CONTROL);
Ben Dooks855ddca2015-11-18 14:41:15 +0000114 val &= ~AML_UART_TX_INT_EN;
Carlo Caioneff7693d2014-08-17 12:49:49 +0200115 writel(val, port->membase + AML_UART_CONTROL);
116}
117
118static void meson_uart_stop_rx(struct uart_port *port)
119{
120 u32 val;
121
122 val = readl(port->membase + AML_UART_CONTROL);
123 val &= ~AML_UART_RX_EN;
124 writel(val, port->membase + AML_UART_CONTROL);
125}
126
Heiner Kallweitba50f1d2017-04-19 22:17:44 +0200127static void meson_uart_enable_tx_engine(struct uart_port *port)
128{
129 u32 val;
130
131 val = readl(port->membase + AML_UART_CONTROL);
132 val |= AML_UART_TX_EN;
133 writel(val, port->membase + AML_UART_CONTROL);
134}
135
Carlo Caioneff7693d2014-08-17 12:49:49 +0200136static void meson_uart_shutdown(struct uart_port *port)
137{
138 unsigned long flags;
139 u32 val;
140
141 free_irq(port->irq, port);
142
143 spin_lock_irqsave(&port->lock, flags);
144
145 val = readl(port->membase + AML_UART_CONTROL);
Ben Dooks855ddca2015-11-18 14:41:15 +0000146 val &= ~AML_UART_RX_EN;
Carlo Caioneff7693d2014-08-17 12:49:49 +0200147 val &= ~(AML_UART_RX_INT_EN | AML_UART_TX_INT_EN);
148 writel(val, port->membase + AML_UART_CONTROL);
149
150 spin_unlock_irqrestore(&port->lock, flags);
151}
152
153static void meson_uart_start_tx(struct uart_port *port)
154{
155 struct circ_buf *xmit = &port->state->xmit;
156 unsigned int ch;
Ben Dooksf1dd05c2015-11-18 14:41:18 +0000157 u32 val;
Carlo Caioneff7693d2014-08-17 12:49:49 +0200158
159 if (uart_tx_stopped(port)) {
160 meson_uart_stop_tx(port);
161 return;
162 }
163
164 while (!(readl(port->membase + AML_UART_STATUS) & AML_UART_TX_FULL)) {
165 if (port->x_char) {
166 writel(port->x_char, port->membase + AML_UART_WFIFO);
167 port->icount.tx++;
168 port->x_char = 0;
169 continue;
170 }
171
172 if (uart_circ_empty(xmit))
173 break;
174
175 ch = xmit->buf[xmit->tail];
176 writel(ch, port->membase + AML_UART_WFIFO);
177 xmit->tail = (xmit->tail+1) & (SERIAL_XMIT_SIZE - 1);
178 port->icount.tx++;
179 }
180
Ben Dooksf1dd05c2015-11-18 14:41:18 +0000181 if (!uart_circ_empty(xmit)) {
182 val = readl(port->membase + AML_UART_CONTROL);
183 val |= AML_UART_TX_INT_EN;
184 writel(val, port->membase + AML_UART_CONTROL);
185 }
186
Carlo Caioneff7693d2014-08-17 12:49:49 +0200187 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
188 uart_write_wakeup(port);
189}
190
191static void meson_receive_chars(struct uart_port *port)
192{
193 struct tty_port *tport = &port->state->port;
194 char flag;
195 u32 status, ch, mode;
196
197 do {
198 flag = TTY_NORMAL;
199 port->icount.rx++;
200 status = readl(port->membase + AML_UART_STATUS);
201
202 if (status & AML_UART_ERR) {
203 if (status & AML_UART_TX_FIFO_WERR)
204 port->icount.overrun++;
205 else if (status & AML_UART_FRAME_ERR)
206 port->icount.frame++;
207 else if (status & AML_UART_PARITY_ERR)
208 port->icount.frame++;
209
210 mode = readl(port->membase + AML_UART_CONTROL);
211 mode |= AML_UART_CLEAR_ERR;
212 writel(mode, port->membase + AML_UART_CONTROL);
213
214 /* It doesn't clear to 0 automatically */
215 mode &= ~AML_UART_CLEAR_ERR;
216 writel(mode, port->membase + AML_UART_CONTROL);
217
218 status &= port->read_status_mask;
219 if (status & AML_UART_FRAME_ERR)
220 flag = TTY_FRAME;
221 else if (status & AML_UART_PARITY_ERR)
222 flag = TTY_PARITY;
223 }
224
225 ch = readl(port->membase + AML_UART_RFIFO);
226 ch &= 0xff;
227
228 if ((status & port->ignore_status_mask) == 0)
229 tty_insert_flip_char(tport, ch, flag);
230
231 if (status & AML_UART_TX_FIFO_WERR)
232 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
233
234 } while (!(readl(port->membase + AML_UART_STATUS) & AML_UART_RX_EMPTY));
235
236 spin_unlock(&port->lock);
237 tty_flip_buffer_push(tport);
238 spin_lock(&port->lock);
239}
240
241static irqreturn_t meson_uart_interrupt(int irq, void *dev_id)
242{
243 struct uart_port *port = (struct uart_port *)dev_id;
244
245 spin_lock(&port->lock);
246
247 if (!(readl(port->membase + AML_UART_STATUS) & AML_UART_RX_EMPTY))
248 meson_receive_chars(port);
249
Ben Dooks39469652015-11-18 14:41:19 +0000250 if (!(readl(port->membase + AML_UART_STATUS) & AML_UART_TX_FULL)) {
251 if (readl(port->membase + AML_UART_CONTROL) & AML_UART_TX_INT_EN)
252 meson_uart_start_tx(port);
253 }
Carlo Caioneff7693d2014-08-17 12:49:49 +0200254
255 spin_unlock(&port->lock);
256
257 return IRQ_HANDLED;
258}
259
260static const char *meson_uart_type(struct uart_port *port)
261{
262 return (port->type == PORT_MESON) ? "meson_uart" : NULL;
263}
264
Ben Dooks00661dd2015-11-18 14:41:12 +0000265static void meson_uart_reset(struct uart_port *port)
Carlo Caioneff7693d2014-08-17 12:49:49 +0200266{
267 u32 val;
Carlo Caioneff7693d2014-08-17 12:49:49 +0200268
269 val = readl(port->membase + AML_UART_CONTROL);
270 val |= (AML_UART_RX_RST | AML_UART_TX_RST | AML_UART_CLR_ERR);
271 writel(val, port->membase + AML_UART_CONTROL);
272
273 val &= ~(AML_UART_RX_RST | AML_UART_TX_RST | AML_UART_CLR_ERR);
274 writel(val, port->membase + AML_UART_CONTROL);
Ben Dooks00661dd2015-11-18 14:41:12 +0000275}
276
277static int meson_uart_startup(struct uart_port *port)
278{
279 u32 val;
280 int ret = 0;
281
282 val = readl(port->membase + AML_UART_CONTROL);
283 val |= AML_UART_CLR_ERR;
284 writel(val, port->membase + AML_UART_CONTROL);
285 val &= ~AML_UART_CLR_ERR;
286 writel(val, port->membase + AML_UART_CONTROL);
Carlo Caioneff7693d2014-08-17 12:49:49 +0200287
288 val |= (AML_UART_RX_EN | AML_UART_TX_EN);
289 writel(val, port->membase + AML_UART_CONTROL);
290
291 val |= (AML_UART_RX_INT_EN | AML_UART_TX_INT_EN);
292 writel(val, port->membase + AML_UART_CONTROL);
293
294 val = (AML_UART_RECV_IRQ(1) | AML_UART_XMIT_IRQ(port->fifosize / 2));
295 writel(val, port->membase + AML_UART_MISC);
296
297 ret = request_irq(port->irq, meson_uart_interrupt, 0,
Heiner Kallweit8b7a6b22017-04-19 22:18:16 +0200298 port->name, port);
Carlo Caioneff7693d2014-08-17 12:49:49 +0200299
300 return ret;
301}
302
303static void meson_uart_change_speed(struct uart_port *port, unsigned long baud)
304{
305 u32 val;
306
Ben Dooksf1f5c142015-11-18 14:41:16 +0000307 while (!meson_uart_tx_empty(port))
Carlo Caioneff7693d2014-08-17 12:49:49 +0200308 cpu_relax();
309
Andreas Färber146f3802016-02-08 13:49:42 +0100310 if (port->uartclk == 24000000) {
311 val = ((port->uartclk / 3) / baud) - 1;
312 val |= AML_UART_BAUD_XTAL;
313 } else {
314 val = ((port->uartclk * 10 / (baud * 4) + 5) / 10) - 1;
315 }
Carlo Caioneff7693d2014-08-17 12:49:49 +0200316 val |= AML_UART_BAUD_USE;
317 writel(val, port->membase + AML_UART_REG5);
318}
319
320static void meson_uart_set_termios(struct uart_port *port,
321 struct ktermios *termios,
322 struct ktermios *old)
323{
324 unsigned int cflags, iflags, baud;
325 unsigned long flags;
326 u32 val;
327
328 spin_lock_irqsave(&port->lock, flags);
329
330 cflags = termios->c_cflag;
331 iflags = termios->c_iflag;
332
333 val = readl(port->membase + AML_UART_CONTROL);
334
335 val &= ~AML_UART_DATA_LEN_MASK;
336 switch (cflags & CSIZE) {
337 case CS8:
338 val |= AML_UART_DATA_LEN_8BIT;
339 break;
340 case CS7:
341 val |= AML_UART_DATA_LEN_7BIT;
342 break;
343 case CS6:
344 val |= AML_UART_DATA_LEN_6BIT;
345 break;
346 case CS5:
347 val |= AML_UART_DATA_LEN_5BIT;
348 break;
349 }
350
351 if (cflags & PARENB)
352 val |= AML_UART_PARITY_EN;
353 else
354 val &= ~AML_UART_PARITY_EN;
355
356 if (cflags & PARODD)
357 val |= AML_UART_PARITY_TYPE;
358 else
359 val &= ~AML_UART_PARITY_TYPE;
360
361 val &= ~AML_UART_STOP_BIN_LEN_MASK;
362 if (cflags & CSTOPB)
363 val |= AML_UART_STOP_BIN_2SB;
364 else
Heiner Kallweit88f37d72017-04-19 22:17:24 +0200365 val |= AML_UART_STOP_BIN_1SB;
Carlo Caioneff7693d2014-08-17 12:49:49 +0200366
367 if (cflags & CRTSCTS)
368 val &= ~AML_UART_TWO_WIRE_EN;
369 else
370 val |= AML_UART_TWO_WIRE_EN;
371
372 writel(val, port->membase + AML_UART_CONTROL);
373
Martin Blumenstingl8c9faa52017-01-15 23:32:52 +0100374 baud = uart_get_baud_rate(port, termios, old, 9600, 4000000);
Carlo Caioneff7693d2014-08-17 12:49:49 +0200375 meson_uart_change_speed(port, baud);
376
377 port->read_status_mask = AML_UART_TX_FIFO_WERR;
378 if (iflags & INPCK)
379 port->read_status_mask |= AML_UART_PARITY_ERR |
380 AML_UART_FRAME_ERR;
381
382 port->ignore_status_mask = 0;
383 if (iflags & IGNPAR)
384 port->ignore_status_mask |= AML_UART_PARITY_ERR |
385 AML_UART_FRAME_ERR;
386
387 uart_update_timeout(port, termios->c_cflag, baud);
388 spin_unlock_irqrestore(&port->lock, flags);
389}
390
391static int meson_uart_verify_port(struct uart_port *port,
392 struct serial_struct *ser)
393{
394 int ret = 0;
395
396 if (port->type != PORT_MESON)
397 ret = -EINVAL;
398 if (port->irq != ser->irq)
399 ret = -EINVAL;
400 if (ser->baud_base < 9600)
401 ret = -EINVAL;
402 return ret;
403}
404
405static void meson_uart_release_port(struct uart_port *port)
406{
Heiner Kallweit1b1ecaa2017-04-19 22:17:50 +0200407 devm_iounmap(port->dev, port->membase);
408 port->membase = NULL;
409 devm_release_mem_region(port->dev, port->mapbase, port->mapsize);
Carlo Caioneff7693d2014-08-17 12:49:49 +0200410}
411
412static int meson_uart_request_port(struct uart_port *port)
413{
Heiner Kallweitff3b9ca2017-04-19 22:17:47 +0200414 if (!devm_request_mem_region(port->dev, port->mapbase, port->mapsize,
Carlo Caioneff7693d2014-08-17 12:49:49 +0200415 dev_name(port->dev))) {
416 dev_err(port->dev, "Memory region busy\n");
417 return -EBUSY;
418 }
419
Heiner Kallweit1b1ecaa2017-04-19 22:17:50 +0200420 port->membase = devm_ioremap_nocache(port->dev, port->mapbase,
421 port->mapsize);
422 if (!port->membase)
423 return -ENOMEM;
Carlo Caioneff7693d2014-08-17 12:49:49 +0200424
425 return 0;
426}
427
428static void meson_uart_config_port(struct uart_port *port, int flags)
429{
430 if (flags & UART_CONFIG_TYPE) {
431 port->type = PORT_MESON;
432 meson_uart_request_port(port);
433 }
434}
435
436static struct uart_ops meson_uart_ops = {
437 .set_mctrl = meson_uart_set_mctrl,
438 .get_mctrl = meson_uart_get_mctrl,
439 .tx_empty = meson_uart_tx_empty,
440 .start_tx = meson_uart_start_tx,
441 .stop_tx = meson_uart_stop_tx,
442 .stop_rx = meson_uart_stop_rx,
443 .startup = meson_uart_startup,
444 .shutdown = meson_uart_shutdown,
445 .set_termios = meson_uart_set_termios,
446 .type = meson_uart_type,
447 .config_port = meson_uart_config_port,
448 .request_port = meson_uart_request_port,
449 .release_port = meson_uart_release_port,
450 .verify_port = meson_uart_verify_port,
451};
452
453#ifdef CONFIG_SERIAL_MESON_CONSOLE
454
455static void meson_console_putchar(struct uart_port *port, int ch)
456{
457 if (!port->membase)
458 return;
459
460 while (readl(port->membase + AML_UART_STATUS) & AML_UART_TX_FULL)
461 cpu_relax();
462 writel(ch, port->membase + AML_UART_WFIFO);
463}
464
Andreas Färber736d5532016-03-06 12:21:24 +0100465static void meson_serial_port_write(struct uart_port *port, const char *s,
466 u_int count)
Carlo Caioneff7693d2014-08-17 12:49:49 +0200467{
Carlo Caioneff7693d2014-08-17 12:49:49 +0200468 unsigned long flags;
469 int locked;
Ben Dooks2561f062015-11-18 14:41:17 +0000470 u32 val, tmp;
Carlo Caioneff7693d2014-08-17 12:49:49 +0200471
Carlo Caioneff7693d2014-08-17 12:49:49 +0200472 local_irq_save(flags);
473 if (port->sysrq) {
474 locked = 0;
475 } else if (oops_in_progress) {
476 locked = spin_trylock(&port->lock);
477 } else {
478 spin_lock(&port->lock);
479 locked = 1;
480 }
481
Ben Dooks41788f02015-11-18 14:41:14 +0000482 val = readl(port->membase + AML_UART_CONTROL);
Ben Dooks2561f062015-11-18 14:41:17 +0000483 tmp = val & ~(AML_UART_TX_INT_EN | AML_UART_RX_INT_EN);
484 writel(tmp, port->membase + AML_UART_CONTROL);
Ben Dooks41788f02015-11-18 14:41:14 +0000485
Carlo Caioneff7693d2014-08-17 12:49:49 +0200486 uart_console_write(port, s, count, meson_console_putchar);
Ben Dooks2561f062015-11-18 14:41:17 +0000487 writel(val, port->membase + AML_UART_CONTROL);
Carlo Caioneff7693d2014-08-17 12:49:49 +0200488
489 if (locked)
490 spin_unlock(&port->lock);
491 local_irq_restore(flags);
492}
493
Andreas Färber736d5532016-03-06 12:21:24 +0100494static void meson_serial_console_write(struct console *co, const char *s,
495 u_int count)
496{
497 struct uart_port *port;
498
499 port = meson_ports[co->index];
500 if (!port)
501 return;
502
503 meson_serial_port_write(port, s, count);
504}
505
Carlo Caioneff7693d2014-08-17 12:49:49 +0200506static int meson_serial_console_setup(struct console *co, char *options)
507{
508 struct uart_port *port;
509 int baud = 115200;
510 int bits = 8;
511 int parity = 'n';
512 int flow = 'n';
513
514 if (co->index < 0 || co->index >= AML_UART_PORT_NUM)
515 return -EINVAL;
516
517 port = meson_ports[co->index];
518 if (!port || !port->membase)
519 return -ENODEV;
520
Heiner Kallweitba50f1d2017-04-19 22:17:44 +0200521 meson_uart_enable_tx_engine(port);
522
Carlo Caioneff7693d2014-08-17 12:49:49 +0200523 if (options)
524 uart_parse_options(options, &baud, &parity, &bits, &flow);
525
526 return uart_set_options(port, co, baud, parity, bits, flow);
527}
528
529static struct console meson_serial_console = {
530 .name = AML_UART_DEV_NAME,
531 .write = meson_serial_console_write,
532 .device = uart_console_device,
533 .setup = meson_serial_console_setup,
534 .flags = CON_PRINTBUFFER,
535 .index = -1,
536 .data = &meson_uart_driver,
537};
538
539static int __init meson_serial_console_init(void)
540{
541 register_console(&meson_serial_console);
542 return 0;
543}
544console_initcall(meson_serial_console_init);
545
Andreas Färber736d5532016-03-06 12:21:24 +0100546static void meson_serial_early_console_write(struct console *co,
547 const char *s,
548 u_int count)
549{
550 struct earlycon_device *dev = co->data;
551
552 meson_serial_port_write(&dev->port, s, count);
553}
554
555static int __init
556meson_serial_early_console_setup(struct earlycon_device *device, const char *opt)
557{
558 if (!device->port.membase)
559 return -ENODEV;
560
Heiner Kallweitba50f1d2017-04-19 22:17:44 +0200561 meson_uart_enable_tx_engine(&device->port);
Andreas Färber736d5532016-03-06 12:21:24 +0100562 device->con->write = meson_serial_early_console_write;
563 return 0;
564}
565OF_EARLYCON_DECLARE(meson, "amlogic,meson-uart",
566 meson_serial_early_console_setup);
567
Carlo Caioneff7693d2014-08-17 12:49:49 +0200568#define MESON_SERIAL_CONSOLE (&meson_serial_console)
569#else
570#define MESON_SERIAL_CONSOLE NULL
571#endif
572
573static struct uart_driver meson_uart_driver = {
574 .owner = THIS_MODULE,
575 .driver_name = "meson_uart",
576 .dev_name = AML_UART_DEV_NAME,
577 .nr = AML_UART_PORT_NUM,
578 .cons = MESON_SERIAL_CONSOLE,
579};
580
581static int meson_uart_probe(struct platform_device *pdev)
582{
583 struct resource *res_mem, *res_irq;
584 struct uart_port *port;
585 struct clk *clk;
586 int ret = 0;
587
588 if (pdev->dev.of_node)
589 pdev->id = of_alias_get_id(pdev->dev.of_node, "serial");
590
591 if (pdev->id < 0 || pdev->id >= AML_UART_PORT_NUM)
592 return -EINVAL;
593
594 res_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
595 if (!res_mem)
596 return -ENODEV;
597
598 res_irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
599 if (!res_irq)
600 return -ENODEV;
601
602 if (meson_ports[pdev->id]) {
603 dev_err(&pdev->dev, "port %d already allocated\n", pdev->id);
604 return -EBUSY;
605 }
606
607 port = devm_kzalloc(&pdev->dev, sizeof(struct uart_port), GFP_KERNEL);
608 if (!port)
609 return -ENOMEM;
610
611 clk = clk_get(&pdev->dev, NULL);
612 if (IS_ERR(clk))
613 return PTR_ERR(clk);
614
615 port->uartclk = clk_get_rate(clk);
616 port->iotype = UPIO_MEM;
617 port->mapbase = res_mem->start;
Heiner Kallweitff3b9ca2017-04-19 22:17:47 +0200618 port->mapsize = resource_size(res_mem);
Carlo Caioneff7693d2014-08-17 12:49:49 +0200619 port->irq = res_irq->start;
Heiner Kallweit1b1ecaa2017-04-19 22:17:50 +0200620 port->flags = UPF_BOOT_AUTOCONF | UPF_LOW_LATENCY;
Carlo Caioneff7693d2014-08-17 12:49:49 +0200621 port->dev = &pdev->dev;
622 port->line = pdev->id;
623 port->type = PORT_MESON;
624 port->x_char = 0;
625 port->ops = &meson_uart_ops;
626 port->fifosize = 64;
627
628 meson_ports[pdev->id] = port;
629 platform_set_drvdata(pdev, port);
630
Ben Dooks00661dd2015-11-18 14:41:12 +0000631 /* reset port before registering (and possibly registering console) */
632 if (meson_uart_request_port(port) >= 0) {
633 meson_uart_reset(port);
634 meson_uart_release_port(port);
635 }
636
Carlo Caioneff7693d2014-08-17 12:49:49 +0200637 ret = uart_add_one_port(&meson_uart_driver, port);
638 if (ret)
639 meson_ports[pdev->id] = NULL;
640
641 return ret;
642}
643
644static int meson_uart_remove(struct platform_device *pdev)
645{
646 struct uart_port *port;
647
648 port = platform_get_drvdata(pdev);
649 uart_remove_one_port(&meson_uart_driver, port);
650 meson_ports[pdev->id] = NULL;
651
652 return 0;
653}
654
655
656static const struct of_device_id meson_uart_dt_match[] = {
657 { .compatible = "amlogic,meson-uart" },
658 { /* sentinel */ },
659};
660MODULE_DEVICE_TABLE(of, meson_uart_dt_match);
661
662static struct platform_driver meson_uart_platform_driver = {
663 .probe = meson_uart_probe,
664 .remove = meson_uart_remove,
665 .driver = {
Carlo Caioneff7693d2014-08-17 12:49:49 +0200666 .name = "meson_uart",
667 .of_match_table = meson_uart_dt_match,
668 },
669};
670
671static int __init meson_uart_init(void)
672{
673 int ret;
674
675 ret = uart_register_driver(&meson_uart_driver);
676 if (ret)
677 return ret;
678
679 ret = platform_driver_register(&meson_uart_platform_driver);
680 if (ret)
681 uart_unregister_driver(&meson_uart_driver);
682
683 return ret;
684}
685
686static void __exit meson_uart_exit(void)
687{
688 platform_driver_unregister(&meson_uart_platform_driver);
689 uart_unregister_driver(&meson_uart_driver);
690}
691
692module_init(meson_uart_init);
693module_exit(meson_uart_exit);
694
695MODULE_AUTHOR("Carlo Caione <carlo@caione.org>");
696MODULE_DESCRIPTION("Amlogic Meson serial port driver");
697MODULE_LICENSE("GPL v2");