blob: 6529caca88fe15ba65943413ede0f3b500c29d2f [file] [log] [blame]
Oak Zeng3e205a02019-07-09 09:59:30 -05001/*
2 * Copyright 2019 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 */
Oak Zeng3e205a02019-07-09 09:59:30 -050022#include <linux/module.h>
23#include <linux/fdtable.h>
24#include <linux/uaccess.h>
25#include <linux/mmu_context.h>
26#include <linux/firmware.h>
Oak Zeng3e205a02019-07-09 09:59:30 -050027#include "amdgpu.h"
28#include "amdgpu_amdkfd.h"
29#include "sdma0/sdma0_4_2_2_offset.h"
30#include "sdma0/sdma0_4_2_2_sh_mask.h"
31#include "sdma1/sdma1_4_2_2_offset.h"
32#include "sdma1/sdma1_4_2_2_sh_mask.h"
33#include "sdma2/sdma2_4_2_2_offset.h"
34#include "sdma2/sdma2_4_2_2_sh_mask.h"
35#include "sdma3/sdma3_4_2_2_offset.h"
36#include "sdma3/sdma3_4_2_2_sh_mask.h"
37#include "sdma4/sdma4_4_2_2_offset.h"
38#include "sdma4/sdma4_4_2_2_sh_mask.h"
39#include "sdma5/sdma5_4_2_2_offset.h"
40#include "sdma5/sdma5_4_2_2_sh_mask.h"
41#include "sdma6/sdma6_4_2_2_offset.h"
42#include "sdma6/sdma6_4_2_2_sh_mask.h"
43#include "sdma7/sdma7_4_2_2_offset.h"
44#include "sdma7/sdma7_4_2_2_sh_mask.h"
45#include "v9_structs.h"
46#include "soc15.h"
47#include "soc15d.h"
48#include "amdgpu_amdkfd_gfx_v9.h"
Yong Zhaoad5901d2019-12-02 23:23:41 -050049#include "gfxhub_v1_0.h"
50#include "mmhub_v9_4.h"
Oak Zeng3e205a02019-07-09 09:59:30 -050051
52#define HQD_N_REGS 56
53#define DUMP_REG(addr) do { \
54 if (WARN_ON_ONCE(i >= HQD_N_REGS)) \
55 break; \
56 (*dump)[i][0] = (addr) << 2; \
57 (*dump)[i++][1] = RREG32(addr); \
58 } while (0)
59
60static inline struct amdgpu_device *get_amdgpu_device(struct kgd_dev *kgd)
61{
62 return (struct amdgpu_device *)kgd;
63}
64
65static inline struct v9_sdma_mqd *get_sdma_mqd(void *mqd)
66{
67 return (struct v9_sdma_mqd *)mqd;
68}
69
Yong Zhaob55a8b82019-09-21 17:46:03 -040070static uint32_t get_sdma_rlc_reg_offset(struct amdgpu_device *adev,
Oak Zeng3e205a02019-07-09 09:59:30 -050071 unsigned int engine_id,
72 unsigned int queue_id)
73{
Yong Zhaoa434b942019-12-13 11:31:48 -050074 uint32_t sdma_engine_reg_base = 0;
75 uint32_t sdma_rlc_reg_offset;
Oak Zeng3e205a02019-07-09 09:59:30 -050076
Yong Zhaoa434b942019-12-13 11:31:48 -050077 switch (engine_id) {
78 default:
79 dev_warn(adev->dev,
80 "Invalid sdma engine id (%d), using engine id 0\n",
81 engine_id);
Joe Perches2541f952020-03-10 21:51:37 -070082 fallthrough;
Yong Zhaoa434b942019-12-13 11:31:48 -050083 case 0:
84 sdma_engine_reg_base = SOC15_REG_OFFSET(SDMA0, 0,
85 mmSDMA0_RLC0_RB_CNTL) - mmSDMA0_RLC0_RB_CNTL;
86 break;
87 case 1:
88 sdma_engine_reg_base = SOC15_REG_OFFSET(SDMA1, 0,
89 mmSDMA1_RLC0_RB_CNTL) - mmSDMA1_RLC0_RB_CNTL;
90 break;
91 case 2:
92 sdma_engine_reg_base = SOC15_REG_OFFSET(SDMA2, 0,
93 mmSDMA2_RLC0_RB_CNTL) - mmSDMA2_RLC0_RB_CNTL;
94 break;
95 case 3:
96 sdma_engine_reg_base = SOC15_REG_OFFSET(SDMA3, 0,
97 mmSDMA3_RLC0_RB_CNTL) - mmSDMA3_RLC0_RB_CNTL;
98 break;
99 case 4:
100 sdma_engine_reg_base = SOC15_REG_OFFSET(SDMA4, 0,
101 mmSDMA4_RLC0_RB_CNTL) - mmSDMA4_RLC0_RB_CNTL;
102 break;
103 case 5:
104 sdma_engine_reg_base = SOC15_REG_OFFSET(SDMA5, 0,
105 mmSDMA5_RLC0_RB_CNTL) - mmSDMA5_RLC0_RB_CNTL;
106 break;
107 case 6:
108 sdma_engine_reg_base = SOC15_REG_OFFSET(SDMA6, 0,
109 mmSDMA6_RLC0_RB_CNTL) - mmSDMA6_RLC0_RB_CNTL;
110 break;
111 case 7:
112 sdma_engine_reg_base = SOC15_REG_OFFSET(SDMA7, 0,
113 mmSDMA7_RLC0_RB_CNTL) - mmSDMA7_RLC0_RB_CNTL;
114 break;
115 }
116
117 sdma_rlc_reg_offset = sdma_engine_reg_base
Yong Zhaob55a8b82019-09-21 17:46:03 -0400118 + queue_id * (mmSDMA0_RLC1_RB_CNTL - mmSDMA0_RLC0_RB_CNTL);
Oak Zeng3e205a02019-07-09 09:59:30 -0500119
Yong Zhaob55a8b82019-09-21 17:46:03 -0400120 pr_debug("RLC register offset for SDMA%d RLC%d: 0x%x\n", engine_id,
Yong Zhaoa434b942019-12-13 11:31:48 -0500121 queue_id, sdma_rlc_reg_offset);
Oak Zeng3e205a02019-07-09 09:59:30 -0500122
Yong Zhaoa434b942019-12-13 11:31:48 -0500123 return sdma_rlc_reg_offset;
Oak Zeng3e205a02019-07-09 09:59:30 -0500124}
125
Oak Zeng3e205a02019-07-09 09:59:30 -0500126static int kgd_hqd_sdma_load(struct kgd_dev *kgd, void *mqd,
127 uint32_t __user *wptr, struct mm_struct *mm)
128{
129 struct amdgpu_device *adev = get_amdgpu_device(kgd);
130 struct v9_sdma_mqd *m;
Yong Zhaob55a8b82019-09-21 17:46:03 -0400131 uint32_t sdma_rlc_reg_offset;
Oak Zeng3e205a02019-07-09 09:59:30 -0500132 unsigned long end_jiffies;
133 uint32_t data;
134 uint64_t data64;
135 uint64_t __user *wptr64 = (uint64_t __user *)wptr;
136
137 m = get_sdma_mqd(mqd);
Yong Zhaob55a8b82019-09-21 17:46:03 -0400138 sdma_rlc_reg_offset = get_sdma_rlc_reg_offset(adev, m->sdma_engine_id,
Oak Zeng3e205a02019-07-09 09:59:30 -0500139 m->sdma_queue_id);
Oak Zeng3e205a02019-07-09 09:59:30 -0500140
Yong Zhaob55a8b82019-09-21 17:46:03 -0400141 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_CNTL,
Oak Zeng3e205a02019-07-09 09:59:30 -0500142 m->sdmax_rlcx_rb_cntl & (~SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK));
143
144 end_jiffies = msecs_to_jiffies(2000) + jiffies;
145 while (true) {
Yong Zhaob55a8b82019-09-21 17:46:03 -0400146 data = RREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_CONTEXT_STATUS);
Oak Zeng3e205a02019-07-09 09:59:30 -0500147 if (data & SDMA0_RLC0_CONTEXT_STATUS__IDLE_MASK)
148 break;
Yong Zhao812330e2019-09-19 12:42:34 -0400149 if (time_after(jiffies, end_jiffies)) {
150 pr_err("SDMA RLC not idle in %s\n", __func__);
Oak Zeng3e205a02019-07-09 09:59:30 -0500151 return -ETIME;
Yong Zhao812330e2019-09-19 12:42:34 -0400152 }
Oak Zeng3e205a02019-07-09 09:59:30 -0500153 usleep_range(500, 1000);
154 }
Oak Zeng3e205a02019-07-09 09:59:30 -0500155
Yong Zhaob55a8b82019-09-21 17:46:03 -0400156 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_DOORBELL_OFFSET,
Oak Zeng3e205a02019-07-09 09:59:30 -0500157 m->sdmax_rlcx_doorbell_offset);
158
159 data = REG_SET_FIELD(m->sdmax_rlcx_doorbell, SDMA0_RLC0_DOORBELL,
160 ENABLE, 1);
Yong Zhaob55a8b82019-09-21 17:46:03 -0400161 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_DOORBELL, data);
162 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_RPTR,
163 m->sdmax_rlcx_rb_rptr);
164 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_RPTR_HI,
Oak Zeng3e205a02019-07-09 09:59:30 -0500165 m->sdmax_rlcx_rb_rptr_hi);
166
Yong Zhaob55a8b82019-09-21 17:46:03 -0400167 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_MINOR_PTR_UPDATE, 1);
Oak Zeng3e205a02019-07-09 09:59:30 -0500168 if (read_user_wptr(mm, wptr64, data64)) {
Yong Zhaob55a8b82019-09-21 17:46:03 -0400169 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_WPTR,
Oak Zeng3e205a02019-07-09 09:59:30 -0500170 lower_32_bits(data64));
Yong Zhaob55a8b82019-09-21 17:46:03 -0400171 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_WPTR_HI,
Oak Zeng3e205a02019-07-09 09:59:30 -0500172 upper_32_bits(data64));
173 } else {
Yong Zhaob55a8b82019-09-21 17:46:03 -0400174 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_WPTR,
Oak Zeng3e205a02019-07-09 09:59:30 -0500175 m->sdmax_rlcx_rb_rptr);
Yong Zhaob55a8b82019-09-21 17:46:03 -0400176 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_WPTR_HI,
Oak Zeng3e205a02019-07-09 09:59:30 -0500177 m->sdmax_rlcx_rb_rptr_hi);
178 }
Yong Zhaob55a8b82019-09-21 17:46:03 -0400179 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_MINOR_PTR_UPDATE, 0);
Oak Zeng3e205a02019-07-09 09:59:30 -0500180
Yong Zhaob55a8b82019-09-21 17:46:03 -0400181 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_BASE, m->sdmax_rlcx_rb_base);
182 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_BASE_HI,
Oak Zeng3e205a02019-07-09 09:59:30 -0500183 m->sdmax_rlcx_rb_base_hi);
Yong Zhaob55a8b82019-09-21 17:46:03 -0400184 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_RPTR_ADDR_LO,
Oak Zeng3e205a02019-07-09 09:59:30 -0500185 m->sdmax_rlcx_rb_rptr_addr_lo);
Yong Zhaob55a8b82019-09-21 17:46:03 -0400186 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_RPTR_ADDR_HI,
Oak Zeng3e205a02019-07-09 09:59:30 -0500187 m->sdmax_rlcx_rb_rptr_addr_hi);
188
189 data = REG_SET_FIELD(m->sdmax_rlcx_rb_cntl, SDMA0_RLC0_RB_CNTL,
190 RB_ENABLE, 1);
Yong Zhaob55a8b82019-09-21 17:46:03 -0400191 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_CNTL, data);
Oak Zeng3e205a02019-07-09 09:59:30 -0500192
193 return 0;
194}
195
196static int kgd_hqd_sdma_dump(struct kgd_dev *kgd,
197 uint32_t engine_id, uint32_t queue_id,
198 uint32_t (**dump)[2], uint32_t *n_regs)
199{
200 struct amdgpu_device *adev = get_amdgpu_device(kgd);
Yong Zhaob55a8b82019-09-21 17:46:03 -0400201 uint32_t sdma_rlc_reg_offset = get_sdma_rlc_reg_offset(adev,
202 engine_id, queue_id);
Oak Zeng3e205a02019-07-09 09:59:30 -0500203 uint32_t i = 0, reg;
204#undef HQD_N_REGS
205#define HQD_N_REGS (19+6+7+10)
206
207 *dump = kmalloc_array(HQD_N_REGS * 2, sizeof(uint32_t), GFP_KERNEL);
208 if (*dump == NULL)
209 return -ENOMEM;
210
211 for (reg = mmSDMA0_RLC0_RB_CNTL; reg <= mmSDMA0_RLC0_DOORBELL; reg++)
Yong Zhaob55a8b82019-09-21 17:46:03 -0400212 DUMP_REG(sdma_rlc_reg_offset + reg);
Oak Zeng3e205a02019-07-09 09:59:30 -0500213 for (reg = mmSDMA0_RLC0_STATUS; reg <= mmSDMA0_RLC0_CSA_ADDR_HI; reg++)
Yong Zhaob55a8b82019-09-21 17:46:03 -0400214 DUMP_REG(sdma_rlc_reg_offset + reg);
Oak Zeng3e205a02019-07-09 09:59:30 -0500215 for (reg = mmSDMA0_RLC0_IB_SUB_REMAIN;
216 reg <= mmSDMA0_RLC0_MINOR_PTR_UPDATE; reg++)
Yong Zhaob55a8b82019-09-21 17:46:03 -0400217 DUMP_REG(sdma_rlc_reg_offset + reg);
Oak Zeng3e205a02019-07-09 09:59:30 -0500218 for (reg = mmSDMA0_RLC0_MIDCMD_DATA0;
219 reg <= mmSDMA0_RLC0_MIDCMD_CNTL; reg++)
Yong Zhaob55a8b82019-09-21 17:46:03 -0400220 DUMP_REG(sdma_rlc_reg_offset + reg);
Oak Zeng3e205a02019-07-09 09:59:30 -0500221
222 WARN_ON_ONCE(i != HQD_N_REGS);
223 *n_regs = i;
224
225 return 0;
226}
227
228static bool kgd_hqd_sdma_is_occupied(struct kgd_dev *kgd, void *mqd)
229{
230 struct amdgpu_device *adev = get_amdgpu_device(kgd);
231 struct v9_sdma_mqd *m;
Yong Zhaob55a8b82019-09-21 17:46:03 -0400232 uint32_t sdma_rlc_reg_offset;
Oak Zeng3e205a02019-07-09 09:59:30 -0500233 uint32_t sdma_rlc_rb_cntl;
234
235 m = get_sdma_mqd(mqd);
Yong Zhaob55a8b82019-09-21 17:46:03 -0400236 sdma_rlc_reg_offset = get_sdma_rlc_reg_offset(adev, m->sdma_engine_id,
Oak Zeng3e205a02019-07-09 09:59:30 -0500237 m->sdma_queue_id);
238
Yong Zhaob55a8b82019-09-21 17:46:03 -0400239 sdma_rlc_rb_cntl = RREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_CNTL);
Oak Zeng3e205a02019-07-09 09:59:30 -0500240
241 if (sdma_rlc_rb_cntl & SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK)
242 return true;
243
244 return false;
245}
246
247static int kgd_hqd_sdma_destroy(struct kgd_dev *kgd, void *mqd,
248 unsigned int utimeout)
249{
250 struct amdgpu_device *adev = get_amdgpu_device(kgd);
251 struct v9_sdma_mqd *m;
Yong Zhaob55a8b82019-09-21 17:46:03 -0400252 uint32_t sdma_rlc_reg_offset;
Oak Zeng3e205a02019-07-09 09:59:30 -0500253 uint32_t temp;
254 unsigned long end_jiffies = (utimeout * HZ / 1000) + jiffies;
255
256 m = get_sdma_mqd(mqd);
Yong Zhaob55a8b82019-09-21 17:46:03 -0400257 sdma_rlc_reg_offset = get_sdma_rlc_reg_offset(adev, m->sdma_engine_id,
Oak Zeng3e205a02019-07-09 09:59:30 -0500258 m->sdma_queue_id);
259
Yong Zhaob55a8b82019-09-21 17:46:03 -0400260 temp = RREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_CNTL);
Oak Zeng3e205a02019-07-09 09:59:30 -0500261 temp = temp & ~SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK;
Yong Zhaob55a8b82019-09-21 17:46:03 -0400262 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_CNTL, temp);
Oak Zeng3e205a02019-07-09 09:59:30 -0500263
264 while (true) {
Yong Zhaob55a8b82019-09-21 17:46:03 -0400265 temp = RREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_CONTEXT_STATUS);
Oak Zeng3e205a02019-07-09 09:59:30 -0500266 if (temp & SDMA0_RLC0_CONTEXT_STATUS__IDLE_MASK)
267 break;
Yong Zhao812330e2019-09-19 12:42:34 -0400268 if (time_after(jiffies, end_jiffies)) {
269 pr_err("SDMA RLC not idle in %s\n", __func__);
Oak Zeng3e205a02019-07-09 09:59:30 -0500270 return -ETIME;
Yong Zhao812330e2019-09-19 12:42:34 -0400271 }
Oak Zeng3e205a02019-07-09 09:59:30 -0500272 usleep_range(500, 1000);
273 }
274
Yong Zhaob55a8b82019-09-21 17:46:03 -0400275 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_DOORBELL, 0);
276 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_CNTL,
277 RREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_CNTL) |
Oak Zeng3e205a02019-07-09 09:59:30 -0500278 SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK);
279
Yong Zhaob55a8b82019-09-21 17:46:03 -0400280 m->sdmax_rlcx_rb_rptr = RREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_RPTR);
Oak Zeng3e205a02019-07-09 09:59:30 -0500281 m->sdmax_rlcx_rb_rptr_hi =
Yong Zhaob55a8b82019-09-21 17:46:03 -0400282 RREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_RPTR_HI);
Oak Zeng3e205a02019-07-09 09:59:30 -0500283
284 return 0;
285}
286
Yong Zhaoad5901d2019-12-02 23:23:41 -0500287static void kgd_set_vm_context_page_table_base(struct kgd_dev *kgd, uint32_t vmid,
288 uint64_t page_table_base)
289{
290 struct amdgpu_device *adev = get_amdgpu_device(kgd);
291
292 if (!amdgpu_amdkfd_is_kfd_vmid(adev, vmid)) {
293 pr_err("trying to set page table base for wrong VMID %u\n",
294 vmid);
295 return;
296 }
297
298 mmhub_v9_4_setup_vm_pt_regs(adev, vmid, page_table_base);
299
300 gfxhub_v1_0_setup_vm_pt_regs(adev, vmid, page_table_base);
301}
302
Yong Zhaoe392c882019-09-27 22:03:42 -0400303const struct kfd2kgd_calls arcturus_kfd2kgd = {
Oak Zeng3e205a02019-07-09 09:59:30 -0500304 .program_sh_mem_settings = kgd_gfx_v9_program_sh_mem_settings,
305 .set_pasid_vmid_mapping = kgd_gfx_v9_set_pasid_vmid_mapping,
306 .init_interrupts = kgd_gfx_v9_init_interrupts,
307 .hqd_load = kgd_gfx_v9_hqd_load,
Aaron Liu35cd89d52019-12-25 15:50:51 +0800308 .hiq_mqd_load = kgd_gfx_v9_hiq_mqd_load,
Oak Zeng3e205a02019-07-09 09:59:30 -0500309 .hqd_sdma_load = kgd_hqd_sdma_load,
310 .hqd_dump = kgd_gfx_v9_hqd_dump,
311 .hqd_sdma_dump = kgd_hqd_sdma_dump,
312 .hqd_is_occupied = kgd_gfx_v9_hqd_is_occupied,
313 .hqd_sdma_is_occupied = kgd_hqd_sdma_is_occupied,
314 .hqd_destroy = kgd_gfx_v9_hqd_destroy,
315 .hqd_sdma_destroy = kgd_hqd_sdma_destroy,
316 .address_watch_disable = kgd_gfx_v9_address_watch_disable,
317 .address_watch_execute = kgd_gfx_v9_address_watch_execute,
318 .wave_control_execute = kgd_gfx_v9_wave_control_execute,
319 .address_watch_get_offset = kgd_gfx_v9_address_watch_get_offset,
Yong Zhao56fc40a2019-09-25 23:57:30 -0400320 .get_atc_vmid_pasid_mapping_info =
321 kgd_gfx_v9_get_atc_vmid_pasid_mapping_info,
Yong Zhaoad5901d2019-12-02 23:23:41 -0500322 .set_vm_context_page_table_base = kgd_set_vm_context_page_table_base,
Oak Zeng3e205a02019-07-09 09:59:30 -0500323 .get_hive_id = amdgpu_amdkfd_get_hive_id,
324};