blob: 1ed901a6853617f827eb2d60ea9570c3a74948d9 [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Florian Fainelli246d7f72014-08-27 17:04:56 -07002/*
3 * Broadcom Starfighter2 private context
4 *
5 * Copyright (C) 2014, Broadcom Corporation
Florian Fainelli246d7f72014-08-27 17:04:56 -07006 */
7
8#ifndef __BCM_SF2_H
9#define __BCM_SF2_H
10
11#include <linux/platform_device.h>
12#include <linux/kernel.h>
13#include <linux/io.h>
14#include <linux/spinlock.h>
15#include <linux/mutex.h>
16#include <linux/mii.h>
Florian Fainelli450b05c2014-09-24 17:05:22 -070017#include <linux/ethtool.h>
Florian Fainelli680060d2015-10-23 11:38:07 -070018#include <linux/types.h>
19#include <linux/bitops.h>
Florian Fainelli9c57a772016-06-09 17:42:08 -070020#include <linux/if_vlan.h>
Florian Fainellieee87e42019-11-04 13:51:39 -080021#include <linux/reset.h>
Florian Fainelli246d7f72014-08-27 17:04:56 -070022
23#include <net/dsa.h>
24
25#include "bcm_sf2_regs.h"
Florian Fainellif4589952016-08-26 12:18:33 -070026#include "b53/b53_priv.h"
Florian Fainelli246d7f72014-08-27 17:04:56 -070027
28struct bcm_sf2_hw_params {
29 u16 top_rev;
30 u16 core_rev;
Florian Fainelliaa9aef772014-09-19 13:07:55 -070031 u16 gphy_rev;
Florian Fainelli246d7f72014-08-27 17:04:56 -070032 u32 num_gphy;
33 u8 num_acb_queue;
34 u8 num_rgmii;
35 u8 num_ports;
36 u8 fcb_pause_override:1;
37 u8 acb_packets_inflight:1;
38};
39
40#define BCM_SF2_REGS_NAME {\
41 "core", "reg", "intrl2_0", "intrl2_1", "fcb", "acb" \
42}
43
44#define BCM_SF2_REGS_NUM 6
45
46struct bcm_sf2_port_status {
47 unsigned int link;
Florian Fainelli2ee3adc2020-09-01 15:59:13 -070048 bool enabled;
Florian Fainelli246d7f72014-08-27 17:04:56 -070049};
50
Florian Fainelli73181662017-01-30 09:48:43 -080051struct bcm_sf2_cfp_priv {
52 /* Mutex protecting concurrent accesses to the CFP registers */
53 struct mutex lock;
54 DECLARE_BITMAP(used, CFP_NUM_RULES);
Florian Fainelliba0696c2017-10-20 14:39:47 -070055 DECLARE_BITMAP(unique, CFP_NUM_RULES);
Florian Fainelli73181662017-01-30 09:48:43 -080056 unsigned int rules_cnt;
Florian Fainelliae7a5af2018-11-06 12:58:37 -080057 struct list_head rules_list;
Florian Fainelli73181662017-01-30 09:48:43 -080058};
59
Florian Fainelli246d7f72014-08-27 17:04:56 -070060struct bcm_sf2_priv {
61 /* Base registers, keep those in order with BCM_SF2_REGS_NAME */
62 void __iomem *core;
63 void __iomem *reg;
64 void __iomem *intrl2_0;
65 void __iomem *intrl2_1;
66 void __iomem *fcb;
67 void __iomem *acb;
68
Florian Fainellieee87e42019-11-04 13:51:39 -080069 struct reset_control *rcdev;
70
Florian Fainellia78e86e2017-01-20 12:36:29 -080071 /* Register offsets indirection tables */
72 u32 type;
73 const u16 *reg_offsets;
74 unsigned int core_reg_align;
Florian Fainellidf191632017-08-30 12:39:33 -070075 unsigned int num_cfp_rules;
Florian Fainellia78e86e2017-01-20 12:36:29 -080076
Florian Fainelli246d7f72014-08-27 17:04:56 -070077 /* spinlock protecting access to the indirect registers */
78 spinlock_t indir_lock;
79
80 int irq0;
81 int irq1;
82 u32 irq0_stat;
83 u32 irq0_mask;
84 u32 irq1_stat;
85 u32 irq1_mask;
86
Florian Fainellif4589952016-08-26 12:18:33 -070087 /* Backing b53_device */
88 struct b53_device *dev;
89
Florian Fainelli246d7f72014-08-27 17:04:56 -070090 struct bcm_sf2_hw_params hw_params;
91
92 struct bcm_sf2_port_status port_sts[DSA_MAX_PORTS];
Florian Fainelli96e65d72014-09-18 17:31:25 -070093
94 /* Mask of ports enabled for Wake-on-LAN */
95 u32 wol_ports_mask;
Florian Fainelli8b7c94e2015-10-23 12:11:08 -070096
Florian Fainellie9ec5c32020-09-01 15:59:12 -070097 struct clk *clk;
Florian Fainelli2ee3adc2020-09-01 15:59:13 -070098 struct clk *clk_mdiv;
Florian Fainellie9ec5c32020-09-01 15:59:12 -070099
Florian Fainelli8b7c94e2015-10-23 12:11:08 -0700100 /* MoCA port location */
101 int moca_port;
102
103 /* Bitmask of ports having an integrated PHY */
104 unsigned int int_phy_mask;
Florian Fainelli461cd1b02016-06-07 16:32:43 -0700105
106 /* Master and slave MDIO bus controller */
107 unsigned int indir_phy_mask;
108 struct device_node *master_mii_dn;
109 struct mii_bus *slave_mii_bus;
110 struct mii_bus *master_mii_bus;
Florian Fainelli64ff2ae2017-01-20 12:36:32 -0800111
112 /* Bitmask of ports needing BRCM tags */
113 unsigned int brcm_tag_mask;
Florian Fainelli73181662017-01-30 09:48:43 -0800114
115 /* CFP rules context */
116 struct bcm_sf2_cfp_priv cfp;
Florian Fainelli246d7f72014-08-27 17:04:56 -0700117};
118
Florian Fainellif4589952016-08-26 12:18:33 -0700119static inline struct bcm_sf2_priv *bcm_sf2_to_priv(struct dsa_switch *ds)
120{
Vivien Didelot04bed142016-08-31 18:06:13 -0400121 struct b53_device *dev = ds->priv;
Florian Fainellif4589952016-08-26 12:18:33 -0700122
123 return dev->priv;
124}
125
Florian Fainellia78e86e2017-01-20 12:36:29 -0800126static inline u32 bcm_sf2_mangle_addr(struct bcm_sf2_priv *priv, u32 off)
127{
128 return off << priv->core_reg_align;
129}
130
Florian Fainelli246d7f72014-08-27 17:04:56 -0700131#define SF2_IO_MACRO(name) \
132static inline u32 name##_readl(struct bcm_sf2_priv *priv, u32 off) \
133{ \
Florian Fainellifdb71a22017-08-29 13:35:16 -0700134 return readl_relaxed(priv->name + off); \
Florian Fainelli246d7f72014-08-27 17:04:56 -0700135} \
136static inline void name##_writel(struct bcm_sf2_priv *priv, \
137 u32 val, u32 off) \
138{ \
Florian Fainellifdb71a22017-08-29 13:35:16 -0700139 writel_relaxed(val, priv->name + off); \
Florian Fainelli246d7f72014-08-27 17:04:56 -0700140} \
141
142/* Accesses to 64-bits register requires us to latch the hi/lo pairs
143 * using the REG_DIR_DATA_{READ,WRITE} ancillary registers. The 'indir_lock'
144 * spinlock is automatically grabbed and released to provide relative
145 * atomiticy with latched reads/writes.
146 */
147#define SF2_IO64_MACRO(name) \
148static inline u64 name##_readq(struct bcm_sf2_priv *priv, u32 off) \
149{ \
150 u32 indir, dir; \
151 spin_lock(&priv->indir_lock); \
Florian Fainelli329b5c582017-01-20 12:36:28 -0800152 dir = name##_readl(priv, off); \
Florian Fainelliddede6d2015-02-19 11:09:27 -0800153 indir = reg_readl(priv, REG_DIR_DATA_READ); \
Florian Fainelli246d7f72014-08-27 17:04:56 -0700154 spin_unlock(&priv->indir_lock); \
155 return (u64)indir << 32 | dir; \
156} \
Florian Fainelli03679a12015-09-08 20:06:41 -0700157static inline void name##_writeq(struct bcm_sf2_priv *priv, u64 val, \
158 u32 off) \
Florian Fainelli246d7f72014-08-27 17:04:56 -0700159{ \
160 spin_lock(&priv->indir_lock); \
161 reg_writel(priv, upper_32_bits(val), REG_DIR_DATA_WRITE); \
Florian Fainelli329b5c582017-01-20 12:36:28 -0800162 name##_writel(priv, lower_32_bits(val), off); \
Florian Fainelli246d7f72014-08-27 17:04:56 -0700163 spin_unlock(&priv->indir_lock); \
164}
165
166#define SWITCH_INTR_L2(which) \
167static inline void intrl2_##which##_mask_clear(struct bcm_sf2_priv *priv, \
168 u32 mask) \
169{ \
Florian Fainelli246d7f72014-08-27 17:04:56 -0700170 priv->irq##which##_mask &= ~(mask); \
Florian Fainelli4f101c42016-08-24 11:01:20 -0700171 intrl2_##which##_writel(priv, mask, INTRL2_CPU_MASK_CLEAR); \
Florian Fainelli246d7f72014-08-27 17:04:56 -0700172} \
173static inline void intrl2_##which##_mask_set(struct bcm_sf2_priv *priv, \
174 u32 mask) \
175{ \
176 intrl2_## which##_writel(priv, mask, INTRL2_CPU_MASK_SET); \
177 priv->irq##which##_mask |= (mask); \
178} \
179
Florian Fainellia78e86e2017-01-20 12:36:29 -0800180static inline u32 core_readl(struct bcm_sf2_priv *priv, u32 off)
181{
182 u32 tmp = bcm_sf2_mangle_addr(priv, off);
Florian Fainellifdb71a22017-08-29 13:35:16 -0700183 return readl_relaxed(priv->core + tmp);
Florian Fainellia78e86e2017-01-20 12:36:29 -0800184}
185
186static inline void core_writel(struct bcm_sf2_priv *priv, u32 val, u32 off)
187{
188 u32 tmp = bcm_sf2_mangle_addr(priv, off);
Florian Fainellifdb71a22017-08-29 13:35:16 -0700189 writel_relaxed(val, priv->core + tmp);
Florian Fainellia78e86e2017-01-20 12:36:29 -0800190}
191
192static inline u32 reg_readl(struct bcm_sf2_priv *priv, u16 off)
193{
Florian Fainellifdb71a22017-08-29 13:35:16 -0700194 return readl_relaxed(priv->reg + priv->reg_offsets[off]);
Florian Fainellia78e86e2017-01-20 12:36:29 -0800195}
196
197static inline void reg_writel(struct bcm_sf2_priv *priv, u32 val, u16 off)
198{
Florian Fainellifdb71a22017-08-29 13:35:16 -0700199 writel_relaxed(val, priv->reg + priv->reg_offsets[off]);
Florian Fainellia78e86e2017-01-20 12:36:29 -0800200}
201
Florian Fainelli246d7f72014-08-27 17:04:56 -0700202SF2_IO64_MACRO(core);
203SF2_IO_MACRO(intrl2_0);
204SF2_IO_MACRO(intrl2_1);
205SF2_IO_MACRO(fcb);
206SF2_IO_MACRO(acb);
207
208SWITCH_INTR_L2(0);
209SWITCH_INTR_L2(1);
210
Florian Fainelli73181662017-01-30 09:48:43 -0800211/* RXNFC */
212int bcm_sf2_get_rxnfc(struct dsa_switch *ds, int port,
213 struct ethtool_rxnfc *nfc, u32 *rule_locs);
214int bcm_sf2_set_rxnfc(struct dsa_switch *ds, int port,
215 struct ethtool_rxnfc *nfc);
216int bcm_sf2_cfp_rst(struct bcm_sf2_priv *priv);
Florian Fainelliae7a5af2018-11-06 12:58:37 -0800217void bcm_sf2_cfp_exit(struct dsa_switch *ds);
Florian Fainelli1c0130f2018-11-06 12:58:39 -0800218int bcm_sf2_cfp_resume(struct dsa_switch *ds);
Florian Fainellif4ae9c02019-02-06 12:45:59 -0800219void bcm_sf2_cfp_get_strings(struct dsa_switch *ds, int port,
220 u32 stringset, uint8_t *data);
221void bcm_sf2_cfp_get_ethtool_stats(struct dsa_switch *ds, int port,
222 uint64_t *data);
223int bcm_sf2_cfp_get_sset_count(struct dsa_switch *ds, int port, int sset);
Florian Fainelli73181662017-01-30 09:48:43 -0800224
Florian Fainelli246d7f72014-08-27 17:04:56 -0700225#endif /* __BCM_SF2_H */