Thomas Gleixner | 2874c5f | 2019-05-27 08:55:01 +0200 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0-or-later */ |
Florian Fainelli | 246d7f7 | 2014-08-27 17:04:56 -0700 | [diff] [blame] | 2 | /* |
| 3 | * Broadcom Starfighter2 private context |
| 4 | * |
| 5 | * Copyright (C) 2014, Broadcom Corporation |
Florian Fainelli | 246d7f7 | 2014-08-27 17:04:56 -0700 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | #ifndef __BCM_SF2_H |
| 9 | #define __BCM_SF2_H |
| 10 | |
| 11 | #include <linux/platform_device.h> |
| 12 | #include <linux/kernel.h> |
| 13 | #include <linux/io.h> |
| 14 | #include <linux/spinlock.h> |
| 15 | #include <linux/mutex.h> |
| 16 | #include <linux/mii.h> |
Florian Fainelli | 450b05c | 2014-09-24 17:05:22 -0700 | [diff] [blame] | 17 | #include <linux/ethtool.h> |
Florian Fainelli | 680060d | 2015-10-23 11:38:07 -0700 | [diff] [blame] | 18 | #include <linux/types.h> |
| 19 | #include <linux/bitops.h> |
Florian Fainelli | 9c57a77 | 2016-06-09 17:42:08 -0700 | [diff] [blame] | 20 | #include <linux/if_vlan.h> |
Florian Fainelli | eee87e4 | 2019-11-04 13:51:39 -0800 | [diff] [blame] | 21 | #include <linux/reset.h> |
Florian Fainelli | 246d7f7 | 2014-08-27 17:04:56 -0700 | [diff] [blame] | 22 | |
| 23 | #include <net/dsa.h> |
| 24 | |
| 25 | #include "bcm_sf2_regs.h" |
Florian Fainelli | f458995 | 2016-08-26 12:18:33 -0700 | [diff] [blame] | 26 | #include "b53/b53_priv.h" |
Florian Fainelli | 246d7f7 | 2014-08-27 17:04:56 -0700 | [diff] [blame] | 27 | |
| 28 | struct bcm_sf2_hw_params { |
| 29 | u16 top_rev; |
| 30 | u16 core_rev; |
Florian Fainelli | aa9aef77 | 2014-09-19 13:07:55 -0700 | [diff] [blame] | 31 | u16 gphy_rev; |
Florian Fainelli | 246d7f7 | 2014-08-27 17:04:56 -0700 | [diff] [blame] | 32 | u32 num_gphy; |
| 33 | u8 num_acb_queue; |
| 34 | u8 num_rgmii; |
| 35 | u8 num_ports; |
| 36 | u8 fcb_pause_override:1; |
| 37 | u8 acb_packets_inflight:1; |
| 38 | }; |
| 39 | |
| 40 | #define BCM_SF2_REGS_NAME {\ |
| 41 | "core", "reg", "intrl2_0", "intrl2_1", "fcb", "acb" \ |
| 42 | } |
| 43 | |
| 44 | #define BCM_SF2_REGS_NUM 6 |
| 45 | |
| 46 | struct bcm_sf2_port_status { |
| 47 | unsigned int link; |
Florian Fainelli | 2ee3adc | 2020-09-01 15:59:13 -0700 | [diff] [blame] | 48 | bool enabled; |
Florian Fainelli | 246d7f7 | 2014-08-27 17:04:56 -0700 | [diff] [blame] | 49 | }; |
| 50 | |
Florian Fainelli | 7318166 | 2017-01-30 09:48:43 -0800 | [diff] [blame] | 51 | struct bcm_sf2_cfp_priv { |
| 52 | /* Mutex protecting concurrent accesses to the CFP registers */ |
| 53 | struct mutex lock; |
| 54 | DECLARE_BITMAP(used, CFP_NUM_RULES); |
Florian Fainelli | ba0696c | 2017-10-20 14:39:47 -0700 | [diff] [blame] | 55 | DECLARE_BITMAP(unique, CFP_NUM_RULES); |
Florian Fainelli | 7318166 | 2017-01-30 09:48:43 -0800 | [diff] [blame] | 56 | unsigned int rules_cnt; |
Florian Fainelli | ae7a5af | 2018-11-06 12:58:37 -0800 | [diff] [blame] | 57 | struct list_head rules_list; |
Florian Fainelli | 7318166 | 2017-01-30 09:48:43 -0800 | [diff] [blame] | 58 | }; |
| 59 | |
Florian Fainelli | 246d7f7 | 2014-08-27 17:04:56 -0700 | [diff] [blame] | 60 | struct bcm_sf2_priv { |
| 61 | /* Base registers, keep those in order with BCM_SF2_REGS_NAME */ |
| 62 | void __iomem *core; |
| 63 | void __iomem *reg; |
| 64 | void __iomem *intrl2_0; |
| 65 | void __iomem *intrl2_1; |
| 66 | void __iomem *fcb; |
| 67 | void __iomem *acb; |
| 68 | |
Florian Fainelli | eee87e4 | 2019-11-04 13:51:39 -0800 | [diff] [blame] | 69 | struct reset_control *rcdev; |
| 70 | |
Florian Fainelli | a78e86e | 2017-01-20 12:36:29 -0800 | [diff] [blame] | 71 | /* Register offsets indirection tables */ |
| 72 | u32 type; |
| 73 | const u16 *reg_offsets; |
| 74 | unsigned int core_reg_align; |
Florian Fainelli | df19163 | 2017-08-30 12:39:33 -0700 | [diff] [blame] | 75 | unsigned int num_cfp_rules; |
Florian Fainelli | a78e86e | 2017-01-20 12:36:29 -0800 | [diff] [blame] | 76 | |
Florian Fainelli | 246d7f7 | 2014-08-27 17:04:56 -0700 | [diff] [blame] | 77 | /* spinlock protecting access to the indirect registers */ |
| 78 | spinlock_t indir_lock; |
| 79 | |
| 80 | int irq0; |
| 81 | int irq1; |
| 82 | u32 irq0_stat; |
| 83 | u32 irq0_mask; |
| 84 | u32 irq1_stat; |
| 85 | u32 irq1_mask; |
| 86 | |
Florian Fainelli | f458995 | 2016-08-26 12:18:33 -0700 | [diff] [blame] | 87 | /* Backing b53_device */ |
| 88 | struct b53_device *dev; |
| 89 | |
Florian Fainelli | 246d7f7 | 2014-08-27 17:04:56 -0700 | [diff] [blame] | 90 | struct bcm_sf2_hw_params hw_params; |
| 91 | |
| 92 | struct bcm_sf2_port_status port_sts[DSA_MAX_PORTS]; |
Florian Fainelli | 96e65d7 | 2014-09-18 17:31:25 -0700 | [diff] [blame] | 93 | |
| 94 | /* Mask of ports enabled for Wake-on-LAN */ |
| 95 | u32 wol_ports_mask; |
Florian Fainelli | 8b7c94e | 2015-10-23 12:11:08 -0700 | [diff] [blame] | 96 | |
Florian Fainelli | e9ec5c3 | 2020-09-01 15:59:12 -0700 | [diff] [blame] | 97 | struct clk *clk; |
Florian Fainelli | 2ee3adc | 2020-09-01 15:59:13 -0700 | [diff] [blame] | 98 | struct clk *clk_mdiv; |
Florian Fainelli | e9ec5c3 | 2020-09-01 15:59:12 -0700 | [diff] [blame] | 99 | |
Florian Fainelli | 8b7c94e | 2015-10-23 12:11:08 -0700 | [diff] [blame] | 100 | /* MoCA port location */ |
| 101 | int moca_port; |
| 102 | |
| 103 | /* Bitmask of ports having an integrated PHY */ |
| 104 | unsigned int int_phy_mask; |
Florian Fainelli | 461cd1b0 | 2016-06-07 16:32:43 -0700 | [diff] [blame] | 105 | |
| 106 | /* Master and slave MDIO bus controller */ |
| 107 | unsigned int indir_phy_mask; |
| 108 | struct device_node *master_mii_dn; |
| 109 | struct mii_bus *slave_mii_bus; |
| 110 | struct mii_bus *master_mii_bus; |
Florian Fainelli | 64ff2ae | 2017-01-20 12:36:32 -0800 | [diff] [blame] | 111 | |
| 112 | /* Bitmask of ports needing BRCM tags */ |
| 113 | unsigned int brcm_tag_mask; |
Florian Fainelli | 7318166 | 2017-01-30 09:48:43 -0800 | [diff] [blame] | 114 | |
| 115 | /* CFP rules context */ |
| 116 | struct bcm_sf2_cfp_priv cfp; |
Florian Fainelli | 246d7f7 | 2014-08-27 17:04:56 -0700 | [diff] [blame] | 117 | }; |
| 118 | |
Florian Fainelli | f458995 | 2016-08-26 12:18:33 -0700 | [diff] [blame] | 119 | static inline struct bcm_sf2_priv *bcm_sf2_to_priv(struct dsa_switch *ds) |
| 120 | { |
Vivien Didelot | 04bed14 | 2016-08-31 18:06:13 -0400 | [diff] [blame] | 121 | struct b53_device *dev = ds->priv; |
Florian Fainelli | f458995 | 2016-08-26 12:18:33 -0700 | [diff] [blame] | 122 | |
| 123 | return dev->priv; |
| 124 | } |
| 125 | |
Florian Fainelli | a78e86e | 2017-01-20 12:36:29 -0800 | [diff] [blame] | 126 | static inline u32 bcm_sf2_mangle_addr(struct bcm_sf2_priv *priv, u32 off) |
| 127 | { |
| 128 | return off << priv->core_reg_align; |
| 129 | } |
| 130 | |
Florian Fainelli | 246d7f7 | 2014-08-27 17:04:56 -0700 | [diff] [blame] | 131 | #define SF2_IO_MACRO(name) \ |
| 132 | static inline u32 name##_readl(struct bcm_sf2_priv *priv, u32 off) \ |
| 133 | { \ |
Florian Fainelli | fdb71a2 | 2017-08-29 13:35:16 -0700 | [diff] [blame] | 134 | return readl_relaxed(priv->name + off); \ |
Florian Fainelli | 246d7f7 | 2014-08-27 17:04:56 -0700 | [diff] [blame] | 135 | } \ |
| 136 | static inline void name##_writel(struct bcm_sf2_priv *priv, \ |
| 137 | u32 val, u32 off) \ |
| 138 | { \ |
Florian Fainelli | fdb71a2 | 2017-08-29 13:35:16 -0700 | [diff] [blame] | 139 | writel_relaxed(val, priv->name + off); \ |
Florian Fainelli | 246d7f7 | 2014-08-27 17:04:56 -0700 | [diff] [blame] | 140 | } \ |
| 141 | |
| 142 | /* Accesses to 64-bits register requires us to latch the hi/lo pairs |
| 143 | * using the REG_DIR_DATA_{READ,WRITE} ancillary registers. The 'indir_lock' |
| 144 | * spinlock is automatically grabbed and released to provide relative |
| 145 | * atomiticy with latched reads/writes. |
| 146 | */ |
| 147 | #define SF2_IO64_MACRO(name) \ |
| 148 | static inline u64 name##_readq(struct bcm_sf2_priv *priv, u32 off) \ |
| 149 | { \ |
| 150 | u32 indir, dir; \ |
| 151 | spin_lock(&priv->indir_lock); \ |
Florian Fainelli | 329b5c58 | 2017-01-20 12:36:28 -0800 | [diff] [blame] | 152 | dir = name##_readl(priv, off); \ |
Florian Fainelli | ddede6d | 2015-02-19 11:09:27 -0800 | [diff] [blame] | 153 | indir = reg_readl(priv, REG_DIR_DATA_READ); \ |
Florian Fainelli | 246d7f7 | 2014-08-27 17:04:56 -0700 | [diff] [blame] | 154 | spin_unlock(&priv->indir_lock); \ |
| 155 | return (u64)indir << 32 | dir; \ |
| 156 | } \ |
Florian Fainelli | 03679a1 | 2015-09-08 20:06:41 -0700 | [diff] [blame] | 157 | static inline void name##_writeq(struct bcm_sf2_priv *priv, u64 val, \ |
| 158 | u32 off) \ |
Florian Fainelli | 246d7f7 | 2014-08-27 17:04:56 -0700 | [diff] [blame] | 159 | { \ |
| 160 | spin_lock(&priv->indir_lock); \ |
| 161 | reg_writel(priv, upper_32_bits(val), REG_DIR_DATA_WRITE); \ |
Florian Fainelli | 329b5c58 | 2017-01-20 12:36:28 -0800 | [diff] [blame] | 162 | name##_writel(priv, lower_32_bits(val), off); \ |
Florian Fainelli | 246d7f7 | 2014-08-27 17:04:56 -0700 | [diff] [blame] | 163 | spin_unlock(&priv->indir_lock); \ |
| 164 | } |
| 165 | |
| 166 | #define SWITCH_INTR_L2(which) \ |
| 167 | static inline void intrl2_##which##_mask_clear(struct bcm_sf2_priv *priv, \ |
| 168 | u32 mask) \ |
| 169 | { \ |
Florian Fainelli | 246d7f7 | 2014-08-27 17:04:56 -0700 | [diff] [blame] | 170 | priv->irq##which##_mask &= ~(mask); \ |
Florian Fainelli | 4f101c4 | 2016-08-24 11:01:20 -0700 | [diff] [blame] | 171 | intrl2_##which##_writel(priv, mask, INTRL2_CPU_MASK_CLEAR); \ |
Florian Fainelli | 246d7f7 | 2014-08-27 17:04:56 -0700 | [diff] [blame] | 172 | } \ |
| 173 | static inline void intrl2_##which##_mask_set(struct bcm_sf2_priv *priv, \ |
| 174 | u32 mask) \ |
| 175 | { \ |
| 176 | intrl2_## which##_writel(priv, mask, INTRL2_CPU_MASK_SET); \ |
| 177 | priv->irq##which##_mask |= (mask); \ |
| 178 | } \ |
| 179 | |
Florian Fainelli | a78e86e | 2017-01-20 12:36:29 -0800 | [diff] [blame] | 180 | static inline u32 core_readl(struct bcm_sf2_priv *priv, u32 off) |
| 181 | { |
| 182 | u32 tmp = bcm_sf2_mangle_addr(priv, off); |
Florian Fainelli | fdb71a2 | 2017-08-29 13:35:16 -0700 | [diff] [blame] | 183 | return readl_relaxed(priv->core + tmp); |
Florian Fainelli | a78e86e | 2017-01-20 12:36:29 -0800 | [diff] [blame] | 184 | } |
| 185 | |
| 186 | static inline void core_writel(struct bcm_sf2_priv *priv, u32 val, u32 off) |
| 187 | { |
| 188 | u32 tmp = bcm_sf2_mangle_addr(priv, off); |
Florian Fainelli | fdb71a2 | 2017-08-29 13:35:16 -0700 | [diff] [blame] | 189 | writel_relaxed(val, priv->core + tmp); |
Florian Fainelli | a78e86e | 2017-01-20 12:36:29 -0800 | [diff] [blame] | 190 | } |
| 191 | |
| 192 | static inline u32 reg_readl(struct bcm_sf2_priv *priv, u16 off) |
| 193 | { |
Florian Fainelli | fdb71a2 | 2017-08-29 13:35:16 -0700 | [diff] [blame] | 194 | return readl_relaxed(priv->reg + priv->reg_offsets[off]); |
Florian Fainelli | a78e86e | 2017-01-20 12:36:29 -0800 | [diff] [blame] | 195 | } |
| 196 | |
| 197 | static inline void reg_writel(struct bcm_sf2_priv *priv, u32 val, u16 off) |
| 198 | { |
Florian Fainelli | fdb71a2 | 2017-08-29 13:35:16 -0700 | [diff] [blame] | 199 | writel_relaxed(val, priv->reg + priv->reg_offsets[off]); |
Florian Fainelli | a78e86e | 2017-01-20 12:36:29 -0800 | [diff] [blame] | 200 | } |
| 201 | |
Florian Fainelli | 246d7f7 | 2014-08-27 17:04:56 -0700 | [diff] [blame] | 202 | SF2_IO64_MACRO(core); |
| 203 | SF2_IO_MACRO(intrl2_0); |
| 204 | SF2_IO_MACRO(intrl2_1); |
| 205 | SF2_IO_MACRO(fcb); |
| 206 | SF2_IO_MACRO(acb); |
| 207 | |
| 208 | SWITCH_INTR_L2(0); |
| 209 | SWITCH_INTR_L2(1); |
| 210 | |
Florian Fainelli | 7318166 | 2017-01-30 09:48:43 -0800 | [diff] [blame] | 211 | /* RXNFC */ |
| 212 | int bcm_sf2_get_rxnfc(struct dsa_switch *ds, int port, |
| 213 | struct ethtool_rxnfc *nfc, u32 *rule_locs); |
| 214 | int bcm_sf2_set_rxnfc(struct dsa_switch *ds, int port, |
| 215 | struct ethtool_rxnfc *nfc); |
| 216 | int bcm_sf2_cfp_rst(struct bcm_sf2_priv *priv); |
Florian Fainelli | ae7a5af | 2018-11-06 12:58:37 -0800 | [diff] [blame] | 217 | void bcm_sf2_cfp_exit(struct dsa_switch *ds); |
Florian Fainelli | 1c0130f | 2018-11-06 12:58:39 -0800 | [diff] [blame] | 218 | int bcm_sf2_cfp_resume(struct dsa_switch *ds); |
Florian Fainelli | f4ae9c0 | 2019-02-06 12:45:59 -0800 | [diff] [blame] | 219 | void bcm_sf2_cfp_get_strings(struct dsa_switch *ds, int port, |
| 220 | u32 stringset, uint8_t *data); |
| 221 | void bcm_sf2_cfp_get_ethtool_stats(struct dsa_switch *ds, int port, |
| 222 | uint64_t *data); |
| 223 | int bcm_sf2_cfp_get_sset_count(struct dsa_switch *ds, int port, int sset); |
Florian Fainelli | 7318166 | 2017-01-30 09:48:43 -0800 | [diff] [blame] | 224 | |
Florian Fainelli | 246d7f7 | 2014-08-27 17:04:56 -0700 | [diff] [blame] | 225 | #endif /* __BCM_SF2_H */ |