| /********************************************************************** |
| * |
| * Copyright (C) Imagination Technologies Ltd. All rights reserved. |
| * |
| * This program is free software; you can redistribute it and/or modify it |
| * under the terms and conditions of the GNU General Public License, |
| * version 2, as published by the Free Software Foundation. |
| * |
| * This program is distributed in the hope it will be useful but, except |
| * as otherwise stated in writing, without any warranty; without even the |
| * implied warranty of merchantability or fitness for a particular purpose. |
| * See the GNU General Public License for more details. |
| * |
| * You should have received a copy of the GNU General Public License along with |
| * this program; if not, write to the Free Software Foundation, Inc., |
| * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. |
| * |
| * The full GNU General Public License is included in this distribution in |
| * the file called "COPYING". |
| * |
| * Contact Information: |
| * Imagination Technologies Ltd. <[email protected]> |
| * Home Park Estate, Kings Langley, Herts, WD4 8LZ, UK |
| * |
| ******************************************************************************/ |
| |
| #if !defined(__SOCCONFIG_H__) |
| #define __SOCCONFIG_H__ |
| |
| #define VS_PRODUCT_NAME "OMAP4" |
| |
| #if defined(SGX540) && (SGX_CORE_REV == 120) |
| #define SYS_SGX_CLOCK_SPEED 307200000 |
| #else |
| #define SYS_SGX_CLOCK_SPEED 304742400 |
| #endif |
| |
| #define SYS_SGX_HWRECOVERY_TIMEOUT_FREQ (100) |
| #define SYS_SGX_PDS_TIMER_FREQ (1000) |
| |
| #if !defined(SYS_SGX_ACTIVE_POWER_LATENCY_MS) |
| #define SYS_SGX_ACTIVE_POWER_LATENCY_MS (2) |
| #endif |
| |
| |
| #define SYS_OMAP4430_SGX_REGS_SYS_PHYS_BASE 0x56000000 |
| #define SYS_OMAP4430_SGX_REGS_SIZE 0xFFFF |
| |
| #define SYS_OMAP4430_SGX_IRQ 53 |
| |
| #define SYS_OMAP4430_DSS_REGS_SYS_PHYS_BASE 0x58000000 |
| #define SYS_OMAP4430_DSS_REGS_SIZE 0x7000 |
| |
| #define SYS_OMAP4430_DSS_HDMI_INTERRUPT_STATUS_REG 0x6028 |
| #define SYS_OMAP4430_DSS_HDMI_INTERRUPT_ENABLE_REG 0x602c |
| |
| #define SYS_OMAP4430_DSS_HDMI_INTERRUPT_VSYNC_ENABLE_MASK 0x10000 |
| #define SYS_OMAP4430_DSS_HDMI_INTERRUPT_VSYNC_STATUS_MASK 0x10000 |
| |
| #define SYS_OMAP4430_DSS_LCD_INTERRUPT_STATUS_REG 0x1018 |
| #define SYS_OMAP4430_DSS_LCD_INTERRUPT_ENABLE_REG 0x101c |
| |
| #define SYS_OMAP4430_DSS_LCD_INTERRUPT_VSYNC_ENABLE_MASK 0x40002 |
| #define SYS_OMAP4430_DSS_LCD_INTERRUPT_VSYNC_STATUS_MASK 0x40002 |
| |
| |
| #define SYS_OMAP4430_GP11TIMER_ENABLE_SYS_PHYS_BASE 0x48088038 |
| #define SYS_OMAP4430_GP11TIMER_REGS_SYS_PHYS_BASE 0x4808803C |
| #define SYS_OMAP4430_GP11TIMER_TSICR_SYS_PHYS_BASE 0x48088054 |
| |
| #define DEVICE_SGX_INTERRUPT (1<<0) |
| #define DEVICE_MSVDX_INTERRUPT (1<<1) |
| #define DEVICE_DISP_INTERRUPT (1<<2) |
| |
| #if defined(__linux__) |
| #if defined(PVR_LDM_PLATFORM_PRE_REGISTERED_DEV) |
| #define SYS_SGX_DEV_NAME PVR_LDM_PLATFORM_PRE_REGISTERED_DEV |
| #else |
| #define SYS_SGX_DEV_NAME "omap_gpu" |
| #endif |
| #endif |
| |
| |
| #endif |