| // Copyright 2021 Google LLC |
| // |
| // This source code is licensed under the BSD-style license found in the |
| // LICENSE file in the root directory of this source tree. |
| // |
| // Auto-generated file. Do not edit! |
| // Specification: test/f32-f16-vcvt.yaml |
| // Generator: tools/generate-vcvt-test.py |
| |
| |
| #include <gtest/gtest.h> |
| |
| #include <xnnpack/common.h> |
| #include <xnnpack/isa-checks.h> |
| |
| #include <xnnpack/vcvt.h> |
| #include "vcvt-microkernel-tester.h" |
| |
| |
| #if XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| TEST(F32_F16_VCVT__NEON_X8, batch_eq_8) { |
| TEST_REQUIRES_ARM_NEON; |
| VCvtMicrokernelTester() |
| .batch_size(8) |
| .Test(xnn_f32_f16_vcvt_ukernel__neon_x8, xnn_init_f32_f16_cvt_neon_params); |
| } |
| |
| TEST(F32_F16_VCVT__NEON_X8, batch_div_8) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t batch_size = 16; batch_size < 80; batch_size += 8) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__neon_x8, xnn_init_f32_f16_cvt_neon_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__NEON_X8, batch_lt_8) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t batch_size = 1; batch_size < 8; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__neon_x8, xnn_init_f32_f16_cvt_neon_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__NEON_X8, batch_gt_8) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t batch_size = 9; batch_size < 16; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__neon_x8, xnn_init_f32_f16_cvt_neon_params); |
| } |
| } |
| #endif // XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| |
| |
| #if XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| TEST(F32_F16_VCVT__NEON_X16, batch_eq_16) { |
| TEST_REQUIRES_ARM_NEON; |
| VCvtMicrokernelTester() |
| .batch_size(16) |
| .Test(xnn_f32_f16_vcvt_ukernel__neon_x16, xnn_init_f32_f16_cvt_neon_params); |
| } |
| |
| TEST(F32_F16_VCVT__NEON_X16, batch_div_16) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t batch_size = 32; batch_size < 160; batch_size += 16) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__neon_x16, xnn_init_f32_f16_cvt_neon_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__NEON_X16, batch_lt_16) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t batch_size = 1; batch_size < 16; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__neon_x16, xnn_init_f32_f16_cvt_neon_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__NEON_X16, batch_gt_16) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t batch_size = 17; batch_size < 32; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__neon_x16, xnn_init_f32_f16_cvt_neon_params); |
| } |
| } |
| #endif // XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| |
| |
| #if XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| TEST(F32_F16_VCVT__NEON_X24, batch_eq_24) { |
| TEST_REQUIRES_ARM_NEON; |
| VCvtMicrokernelTester() |
| .batch_size(24) |
| .Test(xnn_f32_f16_vcvt_ukernel__neon_x24, xnn_init_f32_f16_cvt_neon_params); |
| } |
| |
| TEST(F32_F16_VCVT__NEON_X24, batch_div_24) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t batch_size = 48; batch_size < 240; batch_size += 24) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__neon_x24, xnn_init_f32_f16_cvt_neon_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__NEON_X24, batch_lt_24) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t batch_size = 1; batch_size < 24; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__neon_x24, xnn_init_f32_f16_cvt_neon_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__NEON_X24, batch_gt_24) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t batch_size = 25; batch_size < 48; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__neon_x24, xnn_init_f32_f16_cvt_neon_params); |
| } |
| } |
| #endif // XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| |
| |
| #if XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| TEST(F32_F16_VCVT__NEON_X32, batch_eq_32) { |
| TEST_REQUIRES_ARM_NEON; |
| VCvtMicrokernelTester() |
| .batch_size(32) |
| .Test(xnn_f32_f16_vcvt_ukernel__neon_x32, xnn_init_f32_f16_cvt_neon_params); |
| } |
| |
| TEST(F32_F16_VCVT__NEON_X32, batch_div_32) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t batch_size = 64; batch_size < 320; batch_size += 32) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__neon_x32, xnn_init_f32_f16_cvt_neon_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__NEON_X32, batch_lt_32) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t batch_size = 1; batch_size < 32; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__neon_x32, xnn_init_f32_f16_cvt_neon_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__NEON_X32, batch_gt_32) { |
| TEST_REQUIRES_ARM_NEON; |
| for (size_t batch_size = 33; batch_size < 64; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__neon_x32, xnn_init_f32_f16_cvt_neon_params); |
| } |
| } |
| #endif // XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| |
| |
| #if XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| TEST(F32_F16_VCVT__NEONFP16_X8, batch_eq_8) { |
| TEST_REQUIRES_ARM_NEON_FP16; |
| VCvtMicrokernelTester() |
| .batch_size(8) |
| .Test(xnn_f32_f16_vcvt_ukernel__neonfp16_x8); |
| } |
| |
| TEST(F32_F16_VCVT__NEONFP16_X8, batch_div_8) { |
| TEST_REQUIRES_ARM_NEON_FP16; |
| for (size_t batch_size = 16; batch_size < 80; batch_size += 8) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__neonfp16_x8); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__NEONFP16_X8, batch_lt_8) { |
| TEST_REQUIRES_ARM_NEON_FP16; |
| for (size_t batch_size = 1; batch_size < 8; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__neonfp16_x8); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__NEONFP16_X8, batch_gt_8) { |
| TEST_REQUIRES_ARM_NEON_FP16; |
| for (size_t batch_size = 9; batch_size < 16; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__neonfp16_x8); |
| } |
| } |
| #endif // XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| |
| |
| #if XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| TEST(F32_F16_VCVT__NEONFP16_X16, batch_eq_16) { |
| TEST_REQUIRES_ARM_NEON_FP16; |
| VCvtMicrokernelTester() |
| .batch_size(16) |
| .Test(xnn_f32_f16_vcvt_ukernel__neonfp16_x16); |
| } |
| |
| TEST(F32_F16_VCVT__NEONFP16_X16, batch_div_16) { |
| TEST_REQUIRES_ARM_NEON_FP16; |
| for (size_t batch_size = 32; batch_size < 160; batch_size += 16) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__neonfp16_x16); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__NEONFP16_X16, batch_lt_16) { |
| TEST_REQUIRES_ARM_NEON_FP16; |
| for (size_t batch_size = 1; batch_size < 16; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__neonfp16_x16); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__NEONFP16_X16, batch_gt_16) { |
| TEST_REQUIRES_ARM_NEON_FP16; |
| for (size_t batch_size = 17; batch_size < 32; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__neonfp16_x16); |
| } |
| } |
| #endif // XNN_ARCH_ARM || XNN_ARCH_ARM64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(F32_F16_VCVT__SSE2_X8, batch_eq_8) { |
| TEST_REQUIRES_X86_SSE2; |
| VCvtMicrokernelTester() |
| .batch_size(8) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse2_x8, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| |
| TEST(F32_F16_VCVT__SSE2_X8, batch_div_8) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t batch_size = 16; batch_size < 80; batch_size += 8) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse2_x8, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__SSE2_X8, batch_lt_8) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t batch_size = 1; batch_size < 8; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse2_x8, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__SSE2_X8, batch_gt_8) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t batch_size = 9; batch_size < 16; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse2_x8, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(F32_F16_VCVT__SSE2_X16, batch_eq_16) { |
| TEST_REQUIRES_X86_SSE2; |
| VCvtMicrokernelTester() |
| .batch_size(16) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse2_x16, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| |
| TEST(F32_F16_VCVT__SSE2_X16, batch_div_16) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t batch_size = 32; batch_size < 160; batch_size += 16) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse2_x16, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__SSE2_X16, batch_lt_16) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t batch_size = 1; batch_size < 16; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse2_x16, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__SSE2_X16, batch_gt_16) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t batch_size = 17; batch_size < 32; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse2_x16, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(F32_F16_VCVT__SSE2_X24, batch_eq_24) { |
| TEST_REQUIRES_X86_SSE2; |
| VCvtMicrokernelTester() |
| .batch_size(24) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse2_x24, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| |
| TEST(F32_F16_VCVT__SSE2_X24, batch_div_24) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t batch_size = 48; batch_size < 240; batch_size += 24) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse2_x24, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__SSE2_X24, batch_lt_24) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t batch_size = 1; batch_size < 24; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse2_x24, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__SSE2_X24, batch_gt_24) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t batch_size = 25; batch_size < 48; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse2_x24, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(F32_F16_VCVT__SSE2_X32, batch_eq_32) { |
| TEST_REQUIRES_X86_SSE2; |
| VCvtMicrokernelTester() |
| .batch_size(32) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse2_x32, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| |
| TEST(F32_F16_VCVT__SSE2_X32, batch_div_32) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t batch_size = 64; batch_size < 320; batch_size += 32) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse2_x32, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__SSE2_X32, batch_lt_32) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t batch_size = 1; batch_size < 32; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse2_x32, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__SSE2_X32, batch_gt_32) { |
| TEST_REQUIRES_X86_SSE2; |
| for (size_t batch_size = 33; batch_size < 64; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse2_x32, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(F32_F16_VCVT__SSE41_X8, batch_eq_8) { |
| TEST_REQUIRES_X86_SSE41; |
| VCvtMicrokernelTester() |
| .batch_size(8) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse41_x8, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| |
| TEST(F32_F16_VCVT__SSE41_X8, batch_div_8) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t batch_size = 16; batch_size < 80; batch_size += 8) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse41_x8, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__SSE41_X8, batch_lt_8) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t batch_size = 1; batch_size < 8; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse41_x8, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__SSE41_X8, batch_gt_8) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t batch_size = 9; batch_size < 16; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse41_x8, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(F32_F16_VCVT__SSE41_X16, batch_eq_16) { |
| TEST_REQUIRES_X86_SSE41; |
| VCvtMicrokernelTester() |
| .batch_size(16) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse41_x16, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| |
| TEST(F32_F16_VCVT__SSE41_X16, batch_div_16) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t batch_size = 32; batch_size < 160; batch_size += 16) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse41_x16, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__SSE41_X16, batch_lt_16) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t batch_size = 1; batch_size < 16; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse41_x16, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__SSE41_X16, batch_gt_16) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t batch_size = 17; batch_size < 32; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse41_x16, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(F32_F16_VCVT__SSE41_X24, batch_eq_24) { |
| TEST_REQUIRES_X86_SSE41; |
| VCvtMicrokernelTester() |
| .batch_size(24) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse41_x24, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| |
| TEST(F32_F16_VCVT__SSE41_X24, batch_div_24) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t batch_size = 48; batch_size < 240; batch_size += 24) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse41_x24, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__SSE41_X24, batch_lt_24) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t batch_size = 1; batch_size < 24; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse41_x24, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__SSE41_X24, batch_gt_24) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t batch_size = 25; batch_size < 48; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse41_x24, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(F32_F16_VCVT__SSE41_X32, batch_eq_32) { |
| TEST_REQUIRES_X86_SSE41; |
| VCvtMicrokernelTester() |
| .batch_size(32) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse41_x32, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| |
| TEST(F32_F16_VCVT__SSE41_X32, batch_div_32) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t batch_size = 64; batch_size < 320; batch_size += 32) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse41_x32, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__SSE41_X32, batch_lt_32) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t batch_size = 1; batch_size < 32; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse41_x32, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__SSE41_X32, batch_gt_32) { |
| TEST_REQUIRES_X86_SSE41; |
| for (size_t batch_size = 33; batch_size < 64; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__sse41_x32, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(F32_F16_VCVT__AVX_X8, batch_eq_8) { |
| TEST_REQUIRES_X86_AVX; |
| VCvtMicrokernelTester() |
| .batch_size(8) |
| .Test(xnn_f32_f16_vcvt_ukernel__avx_x8, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| |
| TEST(F32_F16_VCVT__AVX_X8, batch_div_8) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t batch_size = 16; batch_size < 80; batch_size += 8) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__avx_x8, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__AVX_X8, batch_lt_8) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t batch_size = 1; batch_size < 8; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__avx_x8, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__AVX_X8, batch_gt_8) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t batch_size = 9; batch_size < 16; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__avx_x8, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(F32_F16_VCVT__AVX_X16, batch_eq_16) { |
| TEST_REQUIRES_X86_AVX; |
| VCvtMicrokernelTester() |
| .batch_size(16) |
| .Test(xnn_f32_f16_vcvt_ukernel__avx_x16, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| |
| TEST(F32_F16_VCVT__AVX_X16, batch_div_16) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t batch_size = 32; batch_size < 160; batch_size += 16) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__avx_x16, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__AVX_X16, batch_lt_16) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t batch_size = 1; batch_size < 16; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__avx_x16, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__AVX_X16, batch_gt_16) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t batch_size = 17; batch_size < 32; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__avx_x16, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(F32_F16_VCVT__AVX_X24, batch_eq_24) { |
| TEST_REQUIRES_X86_AVX; |
| VCvtMicrokernelTester() |
| .batch_size(24) |
| .Test(xnn_f32_f16_vcvt_ukernel__avx_x24, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| |
| TEST(F32_F16_VCVT__AVX_X24, batch_div_24) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t batch_size = 48; batch_size < 240; batch_size += 24) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__avx_x24, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__AVX_X24, batch_lt_24) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t batch_size = 1; batch_size < 24; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__avx_x24, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__AVX_X24, batch_gt_24) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t batch_size = 25; batch_size < 48; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__avx_x24, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(F32_F16_VCVT__AVX_X32, batch_eq_32) { |
| TEST_REQUIRES_X86_AVX; |
| VCvtMicrokernelTester() |
| .batch_size(32) |
| .Test(xnn_f32_f16_vcvt_ukernel__avx_x32, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| |
| TEST(F32_F16_VCVT__AVX_X32, batch_div_32) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t batch_size = 64; batch_size < 320; batch_size += 32) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__avx_x32, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__AVX_X32, batch_lt_32) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t batch_size = 1; batch_size < 32; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__avx_x32, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__AVX_X32, batch_gt_32) { |
| TEST_REQUIRES_X86_AVX; |
| for (size_t batch_size = 33; batch_size < 64; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__avx_x32, xnn_init_f32_f16_cvt_sse2_params); |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(F32_F16_VCVT__F16C_X8, batch_eq_8) { |
| TEST_REQUIRES_X86_F16C; |
| VCvtMicrokernelTester() |
| .batch_size(8) |
| .Test(xnn_f32_f16_vcvt_ukernel__f16c_x8, xnn_init_f32_f16_cvt_f16c_params); |
| } |
| |
| TEST(F32_F16_VCVT__F16C_X8, batch_div_8) { |
| TEST_REQUIRES_X86_F16C; |
| for (size_t batch_size = 16; batch_size < 80; batch_size += 8) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__f16c_x8, xnn_init_f32_f16_cvt_f16c_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__F16C_X8, batch_lt_8) { |
| TEST_REQUIRES_X86_F16C; |
| for (size_t batch_size = 1; batch_size < 8; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__f16c_x8, xnn_init_f32_f16_cvt_f16c_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__F16C_X8, batch_gt_8) { |
| TEST_REQUIRES_X86_F16C; |
| for (size_t batch_size = 9; batch_size < 16; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__f16c_x8, xnn_init_f32_f16_cvt_f16c_params); |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(F32_F16_VCVT__F16C_X16, batch_eq_16) { |
| TEST_REQUIRES_X86_F16C; |
| VCvtMicrokernelTester() |
| .batch_size(16) |
| .Test(xnn_f32_f16_vcvt_ukernel__f16c_x16, xnn_init_f32_f16_cvt_f16c_params); |
| } |
| |
| TEST(F32_F16_VCVT__F16C_X16, batch_div_16) { |
| TEST_REQUIRES_X86_F16C; |
| for (size_t batch_size = 32; batch_size < 160; batch_size += 16) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__f16c_x16, xnn_init_f32_f16_cvt_f16c_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__F16C_X16, batch_lt_16) { |
| TEST_REQUIRES_X86_F16C; |
| for (size_t batch_size = 1; batch_size < 16; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__f16c_x16, xnn_init_f32_f16_cvt_f16c_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__F16C_X16, batch_gt_16) { |
| TEST_REQUIRES_X86_F16C; |
| for (size_t batch_size = 17; batch_size < 32; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__f16c_x16, xnn_init_f32_f16_cvt_f16c_params); |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(F32_F16_VCVT__AVX512SKX_X16, batch_eq_16) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| VCvtMicrokernelTester() |
| .batch_size(16) |
| .Test(xnn_f32_f16_vcvt_ukernel__avx512skx_x16); |
| } |
| |
| TEST(F32_F16_VCVT__AVX512SKX_X16, batch_div_16) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t batch_size = 32; batch_size < 160; batch_size += 16) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__avx512skx_x16); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__AVX512SKX_X16, batch_lt_16) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t batch_size = 1; batch_size < 16; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__avx512skx_x16); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__AVX512SKX_X16, batch_gt_16) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t batch_size = 17; batch_size < 32; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__avx512skx_x16); |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| TEST(F32_F16_VCVT__AVX512SKX_X32, batch_eq_32) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| VCvtMicrokernelTester() |
| .batch_size(32) |
| .Test(xnn_f32_f16_vcvt_ukernel__avx512skx_x32); |
| } |
| |
| TEST(F32_F16_VCVT__AVX512SKX_X32, batch_div_32) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t batch_size = 64; batch_size < 320; batch_size += 32) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__avx512skx_x32); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__AVX512SKX_X32, batch_lt_32) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t batch_size = 1; batch_size < 32; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__avx512skx_x32); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__AVX512SKX_X32, batch_gt_32) { |
| TEST_REQUIRES_X86_AVX512SKX; |
| for (size_t batch_size = 33; batch_size < 64; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__avx512skx_x32); |
| } |
| } |
| #endif // XNN_ARCH_X86 || XNN_ARCH_X86_64 |
| |
| |
| #if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| TEST(F32_F16_VCVT__WASMSIMD_X8, batch_eq_8) { |
| VCvtMicrokernelTester() |
| .batch_size(8) |
| .Test(xnn_f32_f16_vcvt_ukernel__wasmsimd_x8, xnn_init_f32_f16_cvt_wasmsimd_params); |
| } |
| |
| TEST(F32_F16_VCVT__WASMSIMD_X8, batch_div_8) { |
| for (size_t batch_size = 16; batch_size < 80; batch_size += 8) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__wasmsimd_x8, xnn_init_f32_f16_cvt_wasmsimd_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__WASMSIMD_X8, batch_lt_8) { |
| for (size_t batch_size = 1; batch_size < 8; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__wasmsimd_x8, xnn_init_f32_f16_cvt_wasmsimd_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__WASMSIMD_X8, batch_gt_8) { |
| for (size_t batch_size = 9; batch_size < 16; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__wasmsimd_x8, xnn_init_f32_f16_cvt_wasmsimd_params); |
| } |
| } |
| #endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| |
| |
| #if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| TEST(F32_F16_VCVT__WASMSIMD_X16, batch_eq_16) { |
| VCvtMicrokernelTester() |
| .batch_size(16) |
| .Test(xnn_f32_f16_vcvt_ukernel__wasmsimd_x16, xnn_init_f32_f16_cvt_wasmsimd_params); |
| } |
| |
| TEST(F32_F16_VCVT__WASMSIMD_X16, batch_div_16) { |
| for (size_t batch_size = 32; batch_size < 160; batch_size += 16) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__wasmsimd_x16, xnn_init_f32_f16_cvt_wasmsimd_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__WASMSIMD_X16, batch_lt_16) { |
| for (size_t batch_size = 1; batch_size < 16; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__wasmsimd_x16, xnn_init_f32_f16_cvt_wasmsimd_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__WASMSIMD_X16, batch_gt_16) { |
| for (size_t batch_size = 17; batch_size < 32; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__wasmsimd_x16, xnn_init_f32_f16_cvt_wasmsimd_params); |
| } |
| } |
| #endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| |
| |
| #if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| TEST(F32_F16_VCVT__WASMSIMD_X24, batch_eq_24) { |
| VCvtMicrokernelTester() |
| .batch_size(24) |
| .Test(xnn_f32_f16_vcvt_ukernel__wasmsimd_x24, xnn_init_f32_f16_cvt_wasmsimd_params); |
| } |
| |
| TEST(F32_F16_VCVT__WASMSIMD_X24, batch_div_24) { |
| for (size_t batch_size = 48; batch_size < 240; batch_size += 24) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__wasmsimd_x24, xnn_init_f32_f16_cvt_wasmsimd_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__WASMSIMD_X24, batch_lt_24) { |
| for (size_t batch_size = 1; batch_size < 24; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__wasmsimd_x24, xnn_init_f32_f16_cvt_wasmsimd_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__WASMSIMD_X24, batch_gt_24) { |
| for (size_t batch_size = 25; batch_size < 48; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__wasmsimd_x24, xnn_init_f32_f16_cvt_wasmsimd_params); |
| } |
| } |
| #endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| |
| |
| #if XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| TEST(F32_F16_VCVT__WASMSIMD_X32, batch_eq_32) { |
| VCvtMicrokernelTester() |
| .batch_size(32) |
| .Test(xnn_f32_f16_vcvt_ukernel__wasmsimd_x32, xnn_init_f32_f16_cvt_wasmsimd_params); |
| } |
| |
| TEST(F32_F16_VCVT__WASMSIMD_X32, batch_div_32) { |
| for (size_t batch_size = 64; batch_size < 320; batch_size += 32) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__wasmsimd_x32, xnn_init_f32_f16_cvt_wasmsimd_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__WASMSIMD_X32, batch_lt_32) { |
| for (size_t batch_size = 1; batch_size < 32; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__wasmsimd_x32, xnn_init_f32_f16_cvt_wasmsimd_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__WASMSIMD_X32, batch_gt_32) { |
| for (size_t batch_size = 33; batch_size < 64; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__wasmsimd_x32, xnn_init_f32_f16_cvt_wasmsimd_params); |
| } |
| } |
| #endif // XNN_ARCH_WASMSIMD || XNN_ARCH_WASMRELAXEDSIMD |
| |
| |
| TEST(F32_F16_VCVT__SCALAR_BITCAST_X1, batch_eq_1) { |
| VCvtMicrokernelTester() |
| .batch_size(1) |
| .Test(xnn_f32_f16_vcvt_ukernel__scalar_bitcast_x1, xnn_init_f32_f16_cvt_scalar_bitcast_params); |
| } |
| |
| TEST(F32_F16_VCVT__SCALAR_BITCAST_X1, batch_gt_1) { |
| for (size_t batch_size = 2; batch_size < 10; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__scalar_bitcast_x1, xnn_init_f32_f16_cvt_scalar_bitcast_params); |
| } |
| } |
| |
| |
| TEST(F32_F16_VCVT__SCALAR_BITCAST_X2, batch_eq_2) { |
| VCvtMicrokernelTester() |
| .batch_size(2) |
| .Test(xnn_f32_f16_vcvt_ukernel__scalar_bitcast_x2, xnn_init_f32_f16_cvt_scalar_bitcast_params); |
| } |
| |
| TEST(F32_F16_VCVT__SCALAR_BITCAST_X2, batch_div_2) { |
| for (size_t batch_size = 4; batch_size < 20; batch_size += 2) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__scalar_bitcast_x2, xnn_init_f32_f16_cvt_scalar_bitcast_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__SCALAR_BITCAST_X2, batch_lt_2) { |
| for (size_t batch_size = 1; batch_size < 2; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__scalar_bitcast_x2, xnn_init_f32_f16_cvt_scalar_bitcast_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__SCALAR_BITCAST_X2, batch_gt_2) { |
| for (size_t batch_size = 3; batch_size < 4; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__scalar_bitcast_x2, xnn_init_f32_f16_cvt_scalar_bitcast_params); |
| } |
| } |
| |
| |
| TEST(F32_F16_VCVT__SCALAR_BITCAST_X3, batch_eq_3) { |
| VCvtMicrokernelTester() |
| .batch_size(3) |
| .Test(xnn_f32_f16_vcvt_ukernel__scalar_bitcast_x3, xnn_init_f32_f16_cvt_scalar_bitcast_params); |
| } |
| |
| TEST(F32_F16_VCVT__SCALAR_BITCAST_X3, batch_div_3) { |
| for (size_t batch_size = 6; batch_size < 30; batch_size += 3) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__scalar_bitcast_x3, xnn_init_f32_f16_cvt_scalar_bitcast_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__SCALAR_BITCAST_X3, batch_lt_3) { |
| for (size_t batch_size = 1; batch_size < 3; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__scalar_bitcast_x3, xnn_init_f32_f16_cvt_scalar_bitcast_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__SCALAR_BITCAST_X3, batch_gt_3) { |
| for (size_t batch_size = 4; batch_size < 6; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__scalar_bitcast_x3, xnn_init_f32_f16_cvt_scalar_bitcast_params); |
| } |
| } |
| |
| |
| TEST(F32_F16_VCVT__SCALAR_BITCAST_X4, batch_eq_4) { |
| VCvtMicrokernelTester() |
| .batch_size(4) |
| .Test(xnn_f32_f16_vcvt_ukernel__scalar_bitcast_x4, xnn_init_f32_f16_cvt_scalar_bitcast_params); |
| } |
| |
| TEST(F32_F16_VCVT__SCALAR_BITCAST_X4, batch_div_4) { |
| for (size_t batch_size = 8; batch_size < 40; batch_size += 4) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__scalar_bitcast_x4, xnn_init_f32_f16_cvt_scalar_bitcast_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__SCALAR_BITCAST_X4, batch_lt_4) { |
| for (size_t batch_size = 1; batch_size < 4; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__scalar_bitcast_x4, xnn_init_f32_f16_cvt_scalar_bitcast_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__SCALAR_BITCAST_X4, batch_gt_4) { |
| for (size_t batch_size = 5; batch_size < 8; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__scalar_bitcast_x4, xnn_init_f32_f16_cvt_scalar_bitcast_params); |
| } |
| } |
| |
| |
| TEST(F32_F16_VCVT__SCALAR_FABSF_X1, batch_eq_1) { |
| VCvtMicrokernelTester() |
| .batch_size(1) |
| .Test(xnn_f32_f16_vcvt_ukernel__scalar_fabsf_x1, xnn_init_f32_f16_cvt_scalar_fabsf_params); |
| } |
| |
| TEST(F32_F16_VCVT__SCALAR_FABSF_X1, batch_gt_1) { |
| for (size_t batch_size = 2; batch_size < 10; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__scalar_fabsf_x1, xnn_init_f32_f16_cvt_scalar_fabsf_params); |
| } |
| } |
| |
| |
| TEST(F32_F16_VCVT__SCALAR_FABSF_X2, batch_eq_2) { |
| VCvtMicrokernelTester() |
| .batch_size(2) |
| .Test(xnn_f32_f16_vcvt_ukernel__scalar_fabsf_x2, xnn_init_f32_f16_cvt_scalar_fabsf_params); |
| } |
| |
| TEST(F32_F16_VCVT__SCALAR_FABSF_X2, batch_div_2) { |
| for (size_t batch_size = 4; batch_size < 20; batch_size += 2) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__scalar_fabsf_x2, xnn_init_f32_f16_cvt_scalar_fabsf_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__SCALAR_FABSF_X2, batch_lt_2) { |
| for (size_t batch_size = 1; batch_size < 2; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__scalar_fabsf_x2, xnn_init_f32_f16_cvt_scalar_fabsf_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__SCALAR_FABSF_X2, batch_gt_2) { |
| for (size_t batch_size = 3; batch_size < 4; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__scalar_fabsf_x2, xnn_init_f32_f16_cvt_scalar_fabsf_params); |
| } |
| } |
| |
| |
| TEST(F32_F16_VCVT__SCALAR_FABSF_X3, batch_eq_3) { |
| VCvtMicrokernelTester() |
| .batch_size(3) |
| .Test(xnn_f32_f16_vcvt_ukernel__scalar_fabsf_x3, xnn_init_f32_f16_cvt_scalar_fabsf_params); |
| } |
| |
| TEST(F32_F16_VCVT__SCALAR_FABSF_X3, batch_div_3) { |
| for (size_t batch_size = 6; batch_size < 30; batch_size += 3) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__scalar_fabsf_x3, xnn_init_f32_f16_cvt_scalar_fabsf_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__SCALAR_FABSF_X3, batch_lt_3) { |
| for (size_t batch_size = 1; batch_size < 3; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__scalar_fabsf_x3, xnn_init_f32_f16_cvt_scalar_fabsf_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__SCALAR_FABSF_X3, batch_gt_3) { |
| for (size_t batch_size = 4; batch_size < 6; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__scalar_fabsf_x3, xnn_init_f32_f16_cvt_scalar_fabsf_params); |
| } |
| } |
| |
| |
| TEST(F32_F16_VCVT__SCALAR_FABSF_X4, batch_eq_4) { |
| VCvtMicrokernelTester() |
| .batch_size(4) |
| .Test(xnn_f32_f16_vcvt_ukernel__scalar_fabsf_x4, xnn_init_f32_f16_cvt_scalar_fabsf_params); |
| } |
| |
| TEST(F32_F16_VCVT__SCALAR_FABSF_X4, batch_div_4) { |
| for (size_t batch_size = 8; batch_size < 40; batch_size += 4) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__scalar_fabsf_x4, xnn_init_f32_f16_cvt_scalar_fabsf_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__SCALAR_FABSF_X4, batch_lt_4) { |
| for (size_t batch_size = 1; batch_size < 4; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__scalar_fabsf_x4, xnn_init_f32_f16_cvt_scalar_fabsf_params); |
| } |
| } |
| |
| TEST(F32_F16_VCVT__SCALAR_FABSF_X4, batch_gt_4) { |
| for (size_t batch_size = 5; batch_size < 8; batch_size++) { |
| VCvtMicrokernelTester() |
| .batch_size(batch_size) |
| .Test(xnn_f32_f16_vcvt_ukernel__scalar_fabsf_x4, xnn_init_f32_f16_cvt_scalar_fabsf_params); |
| } |
| } |