| // Copyright 2016, VIXL authors |
| // All rights reserved. |
| // |
| // Redistribution and use in source and binary forms, with or without |
| // modification, are permitted provided that the following conditions are met: |
| // |
| // * Redistributions of source code must retain the above copyright notice, |
| // this list of conditions and the following disclaimer. |
| // * Redistributions in binary form must reproduce the above copyright notice, |
| // this list of conditions and the following disclaimer in the documentation |
| // and/or other materials provided with the distribution. |
| // * Neither the name of ARM Limited nor the names of its contributors may be |
| // used to endorse or promote products derived from this software without |
| // specific prior written permission. |
| // |
| // THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS CONTRIBUTORS "AS IS" AND |
| // ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED |
| // WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE |
| // DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE |
| // FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL |
| // DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR |
| // SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER |
| // CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, |
| // OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
| // OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| |
| // Test description for instructions of the following form: |
| // MNEMONIC{<c>}.W <Rd>, PC, #<imm8> ; wide encoding |
| |
| { |
| "mnemonics" : [ |
| "Add" // ADD{<c>}{<q>} <Rd>, PC, #<imm8> ; T1 |
| ], |
| "description" : { |
| "operands": [ |
| { |
| "name": "cond", |
| "type": "Always" |
| }, |
| { |
| "name": "rd", |
| "type": "LowRegisters" |
| }, |
| { |
| "name": "rn", |
| "type": "RegisterPC" |
| }, |
| { |
| "name": "op", |
| "wrapper": "Operand", |
| "operands": [ |
| { |
| "name": "immediate", |
| "type": "OffsetLowerThan256" |
| } |
| ] |
| } |
| ], |
| "inputs": [] |
| }, |
| "test-files": [ |
| { |
| "type": "assembler", |
| "test-cases": [ |
| { |
| "name": "Operands", |
| "operands": [ |
| "rd", "rn", "immediate" |
| ], |
| "operand-limit": 1000 |
| } |
| ] |
| } |
| ] |
| } |