| /* |
| * Copyright (c) 2003, 2023, Oracle and/or its affiliates. All rights reserved. |
| * Copyright 2007, 2010 Red Hat, Inc. |
| * DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER. |
| * |
| * This code is free software; you can redistribute it and/or modify it |
| * under the terms of the GNU General Public License version 2 only, as |
| * published by the Free Software Foundation. |
| * |
| * This code is distributed in the hope that it will be useful, but WITHOUT |
| * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License |
| * version 2 for more details (a copy is included in the LICENSE file that |
| * accompanied this code). |
| * |
| * You should have received a copy of the GNU General Public License version |
| * 2 along with this work; if not, write to the Free Software Foundation, |
| * Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA. |
| * |
| * Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA |
| * or visit www.oracle.com if you need additional information or have any |
| * questions. |
| * |
| */ |
| |
| #ifndef CPU_ZERO_DISASSEMBLER_ZERO_HPP |
| #define CPU_ZERO_DISASSEMBLER_ZERO_HPP |
| |
| static int pd_instruction_alignment() { |
| return 1; |
| } |
| |
| static const char* pd_cpu_opts() { |
| return ""; |
| } |
| |
| // special-case instruction decoding. |
| // There may be cases where the binutils disassembler doesn't do |
| // the perfect job. In those cases, decode_instruction0 may kick in |
| // and do it right. |
| // If nothing had to be done, just return "here", otherwise return "here + instr_len(here)" |
| static address decode_instruction0(address here, outputStream* st, address virtual_begin = nullptr) { |
| return here; |
| } |
| |
| // platform-specific instruction annotations (like value of loaded constants) |
| static void annotate(address pc, outputStream* st) { }; |
| |
| #endif // CPU_ZERO_DISASSEMBLER_ZERO_HPP |