| //===- HexagonSubtarget.h - Define Subtarget for the Hexagon ----*- C++ -*-===// |
| // |
| // The LLVM Compiler Infrastructure |
| // |
| // This file is distributed under the University of Illinois Open Source |
| // License. See LICENSE.TXT for details. |
| // |
| //===----------------------------------------------------------------------===// |
| // |
| // This file declares the Hexagon specific subclass of TargetSubtarget. |
| // |
| //===----------------------------------------------------------------------===// |
| |
| #ifndef LLVM_LIB_TARGET_HEXAGON_HEXAGONSUBTARGET_H |
| #define LLVM_LIB_TARGET_HEXAGON_HEXAGONSUBTARGET_H |
| |
| #include "HexagonDepArch.h" |
| #include "HexagonFrameLowering.h" |
| #include "HexagonISelLowering.h" |
| #include "HexagonInstrInfo.h" |
| #include "HexagonRegisterInfo.h" |
| #include "HexagonSelectionDAGInfo.h" |
| #include "llvm/ADT/SmallSet.h" |
| #include "llvm/ADT/StringRef.h" |
| #include "llvm/CodeGen/ScheduleDAGMutation.h" |
| #include "llvm/CodeGen/TargetSubtargetInfo.h" |
| #include "llvm/MC/MCInstrItineraries.h" |
| #include <memory> |
| #include <string> |
| #include <vector> |
| |
| #define GET_SUBTARGETINFO_HEADER |
| #include "HexagonGenSubtargetInfo.inc" |
| |
| #define Hexagon_SMALL_DATA_THRESHOLD 8 |
| #define Hexagon_SLOTS 4 |
| |
| namespace llvm { |
| |
| class MachineInstr; |
| class SDep; |
| class SUnit; |
| class TargetMachine; |
| class Triple; |
| |
| class HexagonSubtarget : public HexagonGenSubtargetInfo { |
| virtual void anchor(); |
| |
| bool UseMemOps, UseHVX64BOps, UseHVX128BOps; |
| bool UseLongCalls; |
| bool ModeIEEERndNear; |
| |
| public: |
| Hexagon::ArchEnum HexagonArchVersion; |
| Hexagon::ArchEnum HexagonHVXVersion = Hexagon::ArchEnum::V4; |
| /// True if the target should use Back-Skip-Back scheduling. This is the |
| /// default for V60. |
| bool UseBSBScheduling; |
| |
| struct UsrOverflowMutation : public ScheduleDAGMutation { |
| void apply(ScheduleDAGInstrs *DAG) override; |
| }; |
| struct HVXMemLatencyMutation : public ScheduleDAGMutation { |
| void apply(ScheduleDAGInstrs *DAG) override; |
| }; |
| struct CallMutation : public ScheduleDAGMutation { |
| void apply(ScheduleDAGInstrs *DAG) override; |
| private: |
| bool shouldTFRICallBind(const HexagonInstrInfo &HII, |
| const SUnit &Inst1, const SUnit &Inst2) const; |
| }; |
| struct BankConflictMutation : public ScheduleDAGMutation { |
| void apply(ScheduleDAGInstrs *DAG) override; |
| }; |
| |
| private: |
| std::string CPUString; |
| HexagonInstrInfo InstrInfo; |
| HexagonRegisterInfo RegInfo; |
| HexagonTargetLowering TLInfo; |
| HexagonSelectionDAGInfo TSInfo; |
| HexagonFrameLowering FrameLowering; |
| InstrItineraryData InstrItins; |
| |
| public: |
| HexagonSubtarget(const Triple &TT, StringRef CPU, StringRef FS, |
| const TargetMachine &TM); |
| |
| /// getInstrItins - Return the instruction itineraries based on subtarget |
| /// selection. |
| const InstrItineraryData *getInstrItineraryData() const override { |
| return &InstrItins; |
| } |
| const HexagonInstrInfo *getInstrInfo() const override { return &InstrInfo; } |
| const HexagonRegisterInfo *getRegisterInfo() const override { |
| return &RegInfo; |
| } |
| const HexagonTargetLowering *getTargetLowering() const override { |
| return &TLInfo; |
| } |
| const HexagonFrameLowering *getFrameLowering() const override { |
| return &FrameLowering; |
| } |
| const HexagonSelectionDAGInfo *getSelectionDAGInfo() const override { |
| return &TSInfo; |
| } |
| |
| HexagonSubtarget &initializeSubtargetDependencies(StringRef CPU, |
| StringRef FS); |
| |
| /// ParseSubtargetFeatures - Parses features string setting specified |
| /// subtarget options. Definition of function is auto generated by tblgen. |
| void ParseSubtargetFeatures(StringRef CPU, StringRef FS); |
| |
| bool useMemOps() const { return UseMemOps; } |
| bool hasV5TOps() const { |
| return getHexagonArchVersion() >= Hexagon::ArchEnum::V5; |
| } |
| bool hasV5TOpsOnly() const { |
| return getHexagonArchVersion() == Hexagon::ArchEnum::V5; |
| } |
| bool hasV55TOps() const { |
| return getHexagonArchVersion() >= Hexagon::ArchEnum::V55; |
| } |
| bool hasV55TOpsOnly() const { |
| return getHexagonArchVersion() == Hexagon::ArchEnum::V55; |
| } |
| bool hasV60TOps() const { |
| return getHexagonArchVersion() >= Hexagon::ArchEnum::V60; |
| } |
| bool hasV60TOpsOnly() const { |
| return getHexagonArchVersion() == Hexagon::ArchEnum::V60; |
| } |
| bool hasV62TOps() const { |
| return getHexagonArchVersion() >= Hexagon::ArchEnum::V62; |
| } |
| bool hasV62TOpsOnly() const { |
| return getHexagonArchVersion() == Hexagon::ArchEnum::V62; |
| } |
| |
| bool modeIEEERndNear() const { return ModeIEEERndNear; } |
| bool useHVXOps() const { return HexagonHVXVersion > Hexagon::ArchEnum::V4; } |
| bool useHVX128BOps() const { return useHVXOps() && UseHVX128BOps; } |
| bool useHVX64BOps() const { return useHVXOps() && UseHVX64BOps; } |
| bool useLongCalls() const { return UseLongCalls; } |
| bool usePredicatedCalls() const; |
| |
| bool useBSBScheduling() const { return UseBSBScheduling; } |
| bool enableMachineScheduler() const override; |
| |
| // Always use the TargetLowering default scheduler. |
| // FIXME: This will use the vliw scheduler which is probably just hurting |
| // compiler time and will be removed eventually anyway. |
| bool enableMachineSchedDefaultSched() const override { return false; } |
| |
| AntiDepBreakMode getAntiDepBreakMode() const override { return ANTIDEP_ALL; } |
| bool enablePostRAScheduler() const override { return true; } |
| |
| bool enableSubRegLiveness() const override; |
| |
| const std::string &getCPUString () const { return CPUString; } |
| |
| // Threshold for small data section |
| unsigned getSmallDataThreshold() const { |
| return Hexagon_SMALL_DATA_THRESHOLD; |
| } |
| |
| const Hexagon::ArchEnum &getHexagonArchVersion() const { |
| return HexagonArchVersion; |
| } |
| |
| void getPostRAMutations( |
| std::vector<std::unique_ptr<ScheduleDAGMutation>> &Mutations) |
| const override; |
| |
| void getSMSMutations( |
| std::vector<std::unique_ptr<ScheduleDAGMutation>> &Mutations) |
| const override; |
| |
| /// \brief Perform target specific adjustments to the latency of a schedule |
| /// dependency. |
| void adjustSchedDependency(SUnit *def, SUnit *use, SDep& dep) const override; |
| |
| unsigned getL1CacheLineSize() const; |
| unsigned getL1PrefetchDistance() const; |
| |
| private: |
| // Helper function responsible for increasing the latency only. |
| void updateLatency(MachineInstr &SrcInst, MachineInstr &DstInst, SDep &Dep) |
| const; |
| void restoreLatency(SUnit *Src, SUnit *Dst) const; |
| void changeLatency(SUnit *Src, SUnit *Dst, unsigned Lat) const; |
| bool isBestZeroLatency(SUnit *Src, SUnit *Dst, const HexagonInstrInfo *TII, |
| SmallSet<SUnit*, 4> &ExclSrc, SmallSet<SUnit*, 4> &ExclDst) const; |
| }; |
| |
| } // end namespace llvm |
| |
| #endif // LLVM_LIB_TARGET_HEXAGON_HEXAGONSUBTARGET_H |